完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, CYen_US
dc.contributor.authorTsai, JMen_US
dc.date.accessioned2014-12-08T15:03:04Z-
dc.date.available2014-12-08T15:03:04Z-
dc.date.issued1995-12-01en_US
dc.identifier.issn0922-5773en_US
dc.identifier.urihttp://dx.doi.org/10.1007/BF02107058en_US
dc.identifier.urihttp://hdl.handle.net/11536/1646-
dc.description.abstractThis paper presents a shift-register architecture or SRA, for data sorting applications. The operations performed by the proposed architecture are (1) shift right, (2) shift left, (3) load, and (4) initialize. Sorting operations, such as insert and delete, can be realized by the combination of these 4 basic operations. The architecture is very regular and mainly composed of two basic cells, sort-cell and compare-cell. The latter is designed to generate control signals orchestrating the operation of sort cells which contain the sorted input sequences. Experimental results show that a single chip solution can achieve real-time performance based on 1.2 mu m CMOS double-metal technology.en_US
dc.language.isoen_USen_US
dc.titleA shift register architecture for high-speed data sortingen_US
dc.typeArticleen_US
dc.identifier.doi10.1007/BF02107058en_US
dc.identifier.journalJOURNAL OF VLSI SIGNAL PROCESSINGen_US
dc.citation.volume11en_US
dc.citation.issue3en_US
dc.citation.spage273en_US
dc.citation.epage280en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1995TM55300006-
dc.citation.woscount3-
顯示於類別:期刊論文