完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, CCen_US
dc.contributor.authorChang, FKen_US
dc.contributor.authorChang, HCen_US
dc.contributor.authorLee, CYen_US
dc.date.accessioned2014-12-08T15:25:44Z-
dc.date.available2014-12-08T15:25:44Z-
dc.date.issued2004en_US
dc.identifier.isbn0-7803-8660-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/18153-
dc.description.abstractIn this paper, an universal VLSI architecture for bit-parallel computation in GF(2(m)) is presented. The proposed architecture is based on Montgomery multiplication algorithm, which is suitable for multiple class of GF(2(m)) with arbitrary field degree in. Due to the highly regular and modular property, our proposed universal architecture can meet VLSI design requirement. After implemented by 0.18um 1P6M process, our universal architecture can work successfully at 125MHz clock rate. For the finite field multiplier, the total gate count is 1.4K for GF(2(m)) with any irreducible polynomial of field degree m <= 8, whereas the inverse operation can be achieved by the control unit with gate count of 0.3K.(1)en_US
dc.language.isoen_USen_US
dc.titleUniversal VLSI architecture for bit-parallel computation in GF(2(m))en_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGYen_US
dc.citation.spage125en_US
dc.citation.epage128en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000227668700032-
顯示於類別:會議論文