完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, YWen_US
dc.contributor.authorZhu, Ken_US
dc.contributor.authorWong, DFen_US
dc.date.accessioned2014-12-08T15:45:04Z-
dc.date.available2014-12-08T15:45:04Z-
dc.date.issued2000-07-01en_US
dc.identifier.issn1084-4309en_US
dc.identifier.urihttp://hdl.handle.net/11536/30399-
dc.description.abstractIn this paper we present a timing-driven router for symmetrical array-based FPGAs. The routing resources in the FPGAs consist of segments of various lengths. Researchers have shown that the number of segments, instead of wirelength, used by a net is the most critical factor in controlling routing delay in an FPGA. Thus, the traditional measure of routing delay on the basis of geometric distance of a signal is not accurate. To consider wirelength and delay simultaneously, we study a model of timing-driven routing trees, arising from the special properties of FPGA routing architectures. Based on the solutions to the routing-tree problem, we present a routing algorithm that is able to utilize various routing segments with global considerations to meet timing constraints. Experimental results show that our approach is very effective in reducing timing violations.en_US
dc.language.isoen_USen_US
dc.subjectcomputer-aided design of VLSIen_US
dc.subjectfield programmable gate arrayen_US
dc.subjectlayouten_US
dc.subjectsynthesisen_US
dc.titleTiming-driven routing for symmetrical array-based FPGAsen_US
dc.typeArticleen_US
dc.identifier.journalACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMSen_US
dc.citation.volume5en_US
dc.citation.issue3en_US
dc.citation.spage433en_US
dc.citation.epage450en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000167918100009-
dc.citation.woscount15-
顯示於類別:期刊論文


文件中的檔案:

  1. 000167918100009.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。