# Measurement of Channel Stress Using Gate Direct Tunneling Current in Uniaxially Stressed nMOSFETs Chen-Yu Hsieh, Student Member, IEEE, and Ming-Jer Chen, Senior Member, IEEE Abstract—We measure the conduction-band electron direct tunneling current through the 1.27-nm gate oxide of nMOSFETs transistors that undergo longitudinal stress via a layout technique. With known process parameters and published deformation potential constants as input, fitting of the measured direct tunneling current versus gate voltage leads to the channel stress of around 0, -100, and -300 MPa for a gate-to-trench isolation spacing of 2.4, 0.495, and 0.21 $\mu{\rm m}$ , respectively. To examine the accuracy of the method, a link with the mobility and threshold voltage measurements on the same device is conducted. The resulting piezoresistance coefficient and band offset are in good agreement with the literature values. The layout technique used is validated as well. *Index Terms*—Mechanical stress, MOSFET, piezoresistance, shallow trench isolation (STI), strain, tunneling. ### I. Introduction T IS WELL recognized that the mechanical stress in MOSFETs can significantly affect many electrical properties such as mobility [1]–[3], hot carrier immunity [4], threshold voltage [5], and gate direct tunneling current [6]–[8]. Thus, the ability to quantitatively determine the magnitude of the underlying mechanical stress as well as its status (compressive or tensile) is essential. Three fundamentally different methods have been introduced in this direction: 1) wafer bending jig [9]; 2) sophisticated stress simulation [10]; and 3) Raman spectroscopy [11]. Obviously, the electrical approach to mechanical stress was lacking to date. However, it is noteworthy that the gate direct tunneling current has been well studied under externally applied mechanical stress [6]–[8]. Particularly in [8], the deformation potential constants [12]–[14] have been experimentally determined and have been found to be consistent with theoretical works [15]. Therefore, with known deformation potential constants, it is plausible to measure mechanical stress by means of the gate direct tunneling current. In this letter, we show how to transform the gate direct tunneling current in stressed devices into the value of stress achieved without adjusting any parameter. Confirmative evidence is presented in terms of piezoresistance coefficient and band offset, which are both electrically created on the *same* device. Manuscript received April 26, 2007; revised June 7, 2007. This work was supported by the National Science Council of Taiwan under Contract NSC 95-2221-E-009-295-MY3. The review of this letter was arranged by K. De Meyer. The authors are with the Department of Electronics Engineering, National Chiao Tung University, Hsinchu 300, Taiwan, R.O.C. (e-mail: chenmj@faculty.nctu.edu.tw). Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org. Digital Object Identifier 10.1109/LED.2007.902985 Fig. 1. (a) Schematic cross section and (b) topside view of the device under study. The gate edge to STI sidewall, i.e., a, is highlighted. The stress condition is compressive due to the lower thermal expansion rate of STI oxide compared to silicon. # II. EXPERIMENT The n<sup>+</sup> poly-silicon gate nMOSFETs were fabricated in a state-of-the-art manufacturing process. Three key process parameters were obtained by capacitance-voltage (C-V) fitting: n<sup>+</sup> poly-silicon doping concentration = $1 \times 10^{20}$ cm<sup>-3</sup>, gate oxide thickness=1.27 nm, and substrate doping concentration= $4 \times 10^{17}$ cm<sup>-3</sup>. In this process, shallow trench isolation (STI)-induced compressive stress was applied. The gate length along the $\langle 110 \rangle$ direction was 1 $\mu$ m, whereas the gate width was 10 $\mu$ m, which is large enough that the transverse strain is relatively insignificant. The layout technique was utilized in terms of gate edge to STI sidewall spacing, which is designated as a, with three values of 2.4, 0.495, and 0.21 $\mu$ m. A decrease in a means increased magnitude of longitudinal stress. The schematic cross section and topside view of the test device are depicted in Fig. 1. The gate direct tunneling current was measured in inversion conditions with the source, drain, and substrate all tied to ground. The simultaneously measured valence-band electron tunneling counterpart or equivalently the substrate hole current was found to be unchanged regardless of stress. This indicates that the gate oxide thickness under study remains constant. Also Fig. 2. Relative change of the gate direct tunneling current at $V_g=1\,\mathrm{V}$ versus gate-to-STI spacing. The inset shows the mobility variations and the threshold voltage shift both versus the gate-to-STI spacing. characterized were the threshold voltage and mobility on the same device at $V_d=25$ mV. The change of the conduction-band electron direct tunneling current at $V_g=1$ V, the mobility at $V_g=0.5$ V, and the threshold voltage shift, all with respect to $a=2.4~\mu{\rm m}$ , are plotted in Fig. 2 versus gate-to-STI spacing. It can be seen that a decrease in the gate-to-STI spacing can produce an increase in both gate current and threshold voltage while degrading mobility. ## III. STRESS EXTRACTION Existing direct tunneling models [16], [17] on the basis of the triangular potential approximation [18] in the channel, which takes into account the poly-silicon depletion, can be readily applied with some slight modifications such as incorporating stress dependencies of the subbands. The electrons in inversion primarily populate the two lowest subbands [8]: one of the twofold valley $\Delta_2$ and one of the fourfold valley $\Delta_4$ . The corresponding stress dependencies are well defined in the literature [8], [12]–[14] $$E_{\Delta 2}(\sigma) = \left(\frac{9hqE_{\text{eff},\Delta 2}}{16\sqrt{2m_{\Delta 2}^*}}\right)^{\frac{2}{3}} + \left(\Xi_d + \frac{\Xi_u}{3}\right)(S_{11} + 2S_{12})\sigma + \left(\frac{\Xi_u}{3}\right)(S_{12} - S_{11})\sigma$$ $$E_{\Delta 4}(\sigma) = \left(\frac{9hqE_{\text{eff},\Delta 4}}{16\sqrt{2m_{\Delta 4}^*}}\right)^{\frac{2}{3}} + \left(\Xi_d + \frac{\Xi_u}{3}\right)(S_{11} + 2S_{12})\sigma$$ $$E_{\Delta 4}(\sigma) = \left(\frac{9hqE_{\text{eff},\Delta 4}}{16\sqrt{2m_{\Delta 4}^*}}\right)^{\frac{2}{3}} + \left(\Xi_d + \frac{\Xi_u}{3}\right)(S_{11} + 2S_{12})\sigma$$ $-\left(\frac{\Xi_u}{6}\right)(S_{12}-S_{11})\sigma$ where the quantization effective masses are $m_{\Delta 2}^* = 0.92~m_0$ and $m_{\Delta 4}^* = 0.19~m_0$ , and the elastic compliance constants are $S_{11} = 7.68 \times 10^{-12}~\text{m}^2/\text{N}$ and $S_{12} = -2.14 \times 10^{-12}~\text{m}^2/\text{N}$ . The hydrostatic and shear deformation potential constants $\Xi_d = 1.13~\text{eV}$ and $\Xi_u = 9.16~\text{eV}$ [5], which are close to those in [8], were cited here. One of the expressions for the effective electric field $E_{\text{eff}}$ can be found elsewhere [8]. With the aforementioned process parameters as input, the two lowest subband levels with respect to the Fermi level $E_f$ can be determined. The stress dependencies of the lowest subbands under different Fig. 3. Relative change of the gate direct tunneling current versus extracted uniaxial compressive channel stress for $V_g=0.5,\,0.75,\,{\rm and}\,1$ V. The symbols are experimental data. The fitting line is drawn only for accommodating the trend. gate voltages were found to be consistent with those in earlier works [8]. The inversion-layer carrier density per unit area can further be calculated by $N_i = (k_B T/\pi \hbar^2) g_i m_{di} \ln(1 + m_e^2)$ $\exp((E_f - E_i)/k_BT))$ [16]-[18], where the subscript idenotes $\Delta_2$ or $\Delta_4$ , $k_BT$ is the thermal energy, $g_i$ is the degeneracy of the valley, and $m_{\rm di}$ is the density of state effective mass. It is then a straightforward task to calculate the Wentzel-Kramers-Brillouin tunneling probability, taking into account the corrections for reflections from the potential discontinuities [19]. Here, the electron effective mass in the oxide for the parabolic-type dispersion relationship was used with $m_{\rm ox} \sim 0.50~m_0$ , which is equivalent to $m_{\rm ox} = 0.61 \ m_0$ for the tunneling electrons in the oxide using the Franz-type dispersion relationship [20]. The SiO<sub>2</sub>/Si interface barrier height in the absence of stress is 3.15 eV. Consequently, without adjusting any parameter, the conductionband electron direct tunneling current density can be calculated as a function of stress $\sigma$ [8] as $$I_g(\sigma) = \frac{qN_{\Delta 2}(\sigma)}{\tau_{\Delta 2}(\sigma)} + \frac{qN_{\Delta 4}(\sigma)}{\tau_{\Delta 4}(\sigma)}.$$ (3) The tunneling lifetime in (3) can be related to the transmission probability T as $\tau_{\Delta 2}(\sigma) = \pi \hbar/(T_{\Delta 2}(\sigma)E_{\Delta 2}(\sigma))$ and $\tau_{\Delta 4}(\sigma) = \pi \hbar/(T_{\Delta 4}(\sigma)E_{\Delta 4}(\sigma))$ . With the above approach, we found that the uniaxial channel stress of around 0, -100, and -300 MPa for a gate-to-STI spacing of 2.4, 0.495, and 0.21 $\mu$ m, respectively, can reproduce gate direct tunneling current versus gate voltage characteristics. The corresponding gate current change is plotted in Fig. 3 versus the extracted channel stress with gate voltage as a parameter. It can be seen that the magnitude of the gate current change increases linearly with the stress, which is consistent with those published elsewhere [8]. Again, in agreement with the citation [8], the slope of the straight line in Fig. 3 increases with decreasing gate voltage. This trend clearly points out that the accuracy of the proposed method can be enhanced by lowering gate voltages. ## IV. CONFIRMATIVE EVIDENCE The measured mobility change percentage versus extracted stress is shown in Fig. 4. The straight line through the data Fig. 4. Measured mobility change and threshold voltage shift versus extracted stress. The inset shows the extracted stress divided by that of the minimum a versus the gate-to-STI spacing along with a fitting curve from (4). points yields the slope or piezoresistance coefficient of $32.5 \times 10^{-12}~{\rm dyn^{-1}}~{\rm cm^2}$ , which is close to that $(31.5 \times 10^{-12}~{\rm dyn^{-1}}~{\rm cm^2})$ in the literature [21]. Also plotted is the threshold voltage shift $\Delta V_{\rm th}$ , which produces a straight line of its own. This line can be related to the body-effect coefficient m and the band offset $\Delta E_g$ [5]: $q\Delta V_{\rm th}(\sigma) \approx (m-1)\Delta E_g(\sigma)$ . The band offset term can further be linked to the strain $\varepsilon$ [5]: $\Delta E_g = -6.19\varepsilon = -3.66 \times 10^{-11}\sigma$ eV. The slope of the line in Fig. 4 furnishes m=1.35, which exactly falls within the cited range of 1.3–1.4 [5]. To testify to the layout technique mentioned above, we quote the existing relationship between the effective channel stress and the gate-to-STI spacing, which was derived from the stress simulation [10] $$\sigma(a) = \sigma(a_{\min}) \left( 1 + V_{m\sigma} \frac{a - a_{\min}}{a} \right) \tag{4}$$ where $a_{\min}$ represents a minimum gate-to-STI spacing, and $V_{m\sigma}$ is the maximum $\sigma(a)$ variations (i.e., when $a\to\infty$ ) with respect to $\sigma(a_{\min})$ . The extracted stress can be adequately described by (4) with $V_{m\sigma}=-1.05$ , as inserted in Fig. 4. Indeed, the projected stress for $a=2.4~\mu\text{m}$ , i.e., the reference point mentioned above, approaches zero. Therefore, the layout technique holds true in this letter. Finally, the electrical method accompanied with the layout technique was also applied to other devices (with a sample size of 10) on the same wafer. The corresponding stress-induced variations in gate direct tunneling current were found to be comparable with those in Fig. 3. ### V. CONCLUSION With known process parameters and published deformation potential constants as input, fitting of the gate direct tunneling current versus gate voltage data has led to the value of the underlying channel stress. A link with the mobility and threshold voltage measurements on the same device has been conducted. The resulting piezoresistance coefficient and band offset have been in good agreement with the literature values. The layout technique has also been validated. ### REFERENCES - J. Welser, J. L. Hoyt, and J. F. Gibbons, "nMOS and pMOS transistors fabricated in strained silicon/relaxed silicon-germanium structures," in *IEDM Tech. Dig.*, 1992, pp. 1000–1002. - [2] S. E. Thompson, M. Armstrong, C. Auth, M. Alavi, M. Buehler, R. Chau, S. Cea, T. Ghani, G. Glass, T. Hoffman, C. H. Jan, C. Kenyon, J. Klaus, K. Kuhn, Z. Ma, B. Mcintyre, K. Mistry, A. Murthy, B. Obradovic, R. Nagisetty, P. Nguyen, S. Sivakumar, R. Shaheed, L. Shifren, B. Tufts, S. Tyagi, M. Bohr, and Y. El-Mansy, "A 90-nm logic technology featuring strained-silicon," *IEEE Trans. Electron Devices*, vol. 51, no. 11, pp. 1790–1797, Nov. 2004. - [3] C. H. Ge, C. C. Lin, C. H. Ko, C. C. Huang, Y. C. Huang, B. W. Chan, B. C. Perng, C. C. Sheu, P. Y. Tsai, L. G. Yao, C. L. Wu, T. L. Lee, C. J. Chen, C. T. Wang, S. C. Lin, Y. C. Yeo, and C. Hu, "Process-strained Si (PSS) CMOS technology featuring 3D strain engineering," in *IEDM Tech. Dig.*, 2003, pp. 73–76. - [4] A. Hamada, T. Furusawa, N. Saito, and E. Takeda, "A new aspect of mechanical stress effects in scaled MOS devices," *IEEE Trans. Electron Devices*, vol. 38, no. 4, pp. 895–900, Apr. 1991. - [5] J. S. Lim, S. E. Thompson, and J. G. Fossum, "Comparison of threshold-voltage shifts for uniaxial and biaxial tensile-stressed nMOSFETs," *IEEE Electron Device Lett.*, vol. 25, no. 11, pp. 731–733, Nov. 2004. - [6] W. Zhao, A. Seabaugh, V. Adams, D. Jovanovic, and B. Winstead, "Opposing dependence of the electron and hole gate currents in SOI MOSFETs under uniaxial strain," *IEEE Electron Device Lett.*, vol. 26, no. 6, pp. 410–412, Jun. 2005. - [7] X. Yang, J. Lim, G. Sun, K. Wu, T. Nishida, and S. E. Thompson, "Strain-induced changes in the gate tunneling currents in p-channel metal-oxide-semiconductor field-effect transistors," Appl. Phys. Lett., vol. 88, no. 5, p. 052 108, Jan. 2006. - [8] J. S. Lim, X. Yang, T. Nishida, and S. E. Thompson, "Measurement of conduction band deformation potential constants using gate direct tunneling current in n-type metal oxide semiconductor field effect transistors under mechanical stress," Appl. Phys. Lett., vol. 89, no. 7, p. 073 509, Aug. 2006. - [9] C. Gallon, G. Reimbold, G. Ghibaudo, R. A. Bianchi, R. Gwoziecki, S. Orain, E. Robilliart, C. Raynaud, and H. Dansas, "Electrical analysis of mechanical stress induced by STI in short MOSFETs using externally applied stress," *IEEE Trans. Electron Devices*, vol. 51, no. 8, pp. 1254–1261, Aug. 2004. - [10] R. A. Bianchi, G. Bouche, and O. Roux-dit-Buisson, "Accurate modeling of trench isolation induced mechanical stress effects on MOSFET electrical performance," in *IEDM Tech. Dig.*, 2002, pp. 117–120. - [11] I. D. Wolf, "Micro-Raman spectroscopy to study local mechanical stress in silicon integrated circuits," *Semicond. Sci. Technol.*, vol. 11, no. 2, pp. 139–154, Feb. 1996. - [12] C. Herring and E. Vogt, "Transport and deformation-potential theory for many-valley semiconductors with anisotropic scattering," *Phys. Rev.*, vol. 101, no. 3, pp. 944–961, Feb. 1956. - [13] I. Balslev, "Influence of uniaxial stress on the indirect absorption edge in silicon and germanium," *Phys. Rev.*, vol. 143, no. 2, pp. 636–647, Mar. 1966. - [14] C. G. Van de Walle and R. M. Martin, "Theoretical calculations of heterojunction discontinuities in the Si/Ge system," *Phys. Rev. B, Condens. Matter*, vol. 34, no. 8, pp. 5621–5634, Oct. 1986. - [15] M. V. Fischetti and S. E. Laux, "Band structure, deformation potentials, and carrier mobility in strained Si, Ge, and SiGe alloys," *J. Appl. Phys.*, vol. 80, no. 4, pp. 2234–2252, Aug. 1996. - [16] N. Yang, W. K. Henson, J. R. Hauser, and J. J. Wortman, "Modeling study of ultrathin gate oxides using direct tunneling current and capacitance-voltage measurements in MOS devices," *IEEE Trans. Electron Devices*, vol. 46, no. 7, pp. 1464–1471, Jul. 1999. - [17] K. N. Yang, H. T. Huang, M. C. Chang, C. M. Chu, Y. S. Chen, M. J. Chen, Y. M. Lin, M. C. Yu, S. M. Jang, C. H. Yu, and M. S. Liang, "A physical model for hole direct tunneling current in p<sup>+</sup> poly-gate pMOSFETs with ultrathin gate oxides," *IEEE Trans. Electron Devices*, vol. 47, no. 11, pp. 2161–2166, Nov. 2000. - [18] H. H. Mueller and M. J. Schulz, "Simplified method to calculate the band bending and the subband energies in MOS capacitors," *IEEE Trans. Electron Devices*, vol. 44, no. 9, pp. 1539–1543, Sep. 1997. - [19] L. F. Register, E. Rosenbaum, and K. Yang, "Analytic model for direct tunneling current in polycrystalline silicon-gate metal—oxide–semiconductor devices," *Appl. Phys. Lett.*, vol. 74, no. 3, pp. 457–459, Jan. 1999. - [20] Z. A. Weinberg, "On tunneling in metal-oxide-silicon structures," J. Appl. Phys., vol. 53, no. 7, pp. 5052-5056, Jul. 1982. - [21] S. Suthram, J. C. Ziegert, T. Nishida, and S. E. Thompson, "Piezoresistance coefficients of (100) silicon nMOSFETs measured at low and high (∼1.5 GPa) channel stress," *IEEE Electron Device Lett.*, vol. 28, no. 1, pp. 58–61, Jan. 2007.