# Nonvolatile polycrystalline silicon thin-film-transistor memory with oxide/nitride/oxide stack gate dielectrics and nanowire channels Shih-Ching Chen, Ting-Chang Chang, Po-Tsun Liu, Yung-Chun Wu, Ping-Hung Yeh, Chi-Feng Weng, S. M. Sze, Chun-Yen Chang, and Chen-Hsin Lien Citation: Applied Physics Letters 90, 122111 (2007); doi: 10.1063/1.2715443 View online: http://dx.doi.org/10.1063/1.2715443 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/90/12?ver=pdfcov Published by the AIP Publishing # Articles you may be interested in Two-bit effect of trigate nanowires polycrystalline silicon thin-film-transistor nonvolatile memory with oxide/nitride/oxide gate dielectrics Appl. Phys. Lett. 92, 163506 (2008); 10.1063/1.2910460 Pi-shape gate polycrystalline silicon thin-film transistor for nonvolatile memory applications Appl. Phys. Lett. 91, 213101 (2007); 10.1063/1.2813621 Nonvolatile Si Si O 2 Si N Si O 2 Si type polycrystalline silicon thin-film-transistor memory with nanowire channels for improvement of erasing characteristics Appl. Phys. Lett. 91, 193103 (2007); 10.1063/1.2798600 Nonvolatile low-temperature polycrystalline silicon thin-film-transistor memory devices with oxide-nitride-oxide stacks Appl. Phys. Lett. 90, 182115 (2007); 10.1063/1.2736293 Three-dimensional thin-film-transistor silicon-oxide-nitride-oxide-silicon memory cell formed on large grain sized polysilicon films using nuclei induced solid phase crystallization J. Vac. Sci. Technol. B 23, 2184 (2005); 10.1116/1.2055327 # Nonvolatile polycrystalline silicon thin-film-transistor memory with oxide/ nitride/oxide stack gate dielectrics and nanowire channels # Shih-Ching Chen Institute of Electronics Engineering, National Tsing Hua University, Hsin-Chu, Taiwan 300, Republic of China # Ting-Chang Chang<sup>a)</sup> Department of Physics, National Sun Yat-Sen University, Kaohsiung, Taiwan 804, Republic of China; Institute of Electro-Optical Engineering, National Sun Yat-Sen University, Kaohsiung, Taiwan 804, Republic of China; and Center for Nanoscience and Nanotechnology, National Sun Yat-Sen University, Kaohsiung, Taiwan 804, Republic of China #### Po-Tsun Liu Department of Photonics, Chiao Tung University, Hsin-Chu, Taiwan 300, Republic of China and Display Institute, National Chiao Tung University, Hsin-Chu, Taiwan 300, Republic of China #### Yuna-Chun Wu Department of Engineering and System Science, National Tsing-Hua University, Hsin-Chu, Taiwan 300, Republic of China ### Ping-Hung Yeh Department of Materials Science and Engineering, National Tsing Hua University, Hsin-Chu, Taiwan 300, Republic of China # Chi-Feng Weng Department of Physics, National Sun Yat-Sen University, Kaohsiung, Taiwan 804, Republic of China # S. M. Sze and Chun-Yen Chang Institute of Electronics, National Chiao Tung University, Hsin-Chu, Taiwan 300, Republic of China #### Chen-Hsin Lien Institute of Electronics Engineering, National Tsing Hua University, Hsin-Chu, Taiwan 300, Republic of China (Received 26 October 2006; accepted 18 February 2007; published online 20 March 2007) In this work, the authors study a polycrystalline silicon thin-film transistor (poly-Si TFT) with oxide/nitride/oxide (ONO) stack gate dielectrics and multiple nanowire channels for the applications of both nonvolatile silicon-oxide-nitride-oxide-silicon (SONOS) memory and switch transistor. The proposed device named as nanowire SONOS-TFT has superior electrical characteristics of a transistor such as on/off current ratio, threshold voltage ( $V_{\rm th}$ ), and subthreshold slope due to the good gate control ability originated from fringing electrical field effects. Moreover, the proposed device under adequate operation scheme can exhibit high program/erase efficiency and good retention time characteristics at high temperature. © 2007 American Institute of Physics. [DOI: 10.1063/1.2715443] Polysilicon thin-film transistors (poly-Si TFTs) are widely used to integrate driver circuits for active-matrix liquid-crystal displays due to its high field effect mobility and driving current. 1,2 In addition, the further improvement of poly-Si TFT performances can enable various functional devices, such as memory and controller, to be integrated on a glass panel to achieve system-on-panel (SOP) display. <sup>3-6</sup> The low-power consumption is the first priority requirement for SOP applications. It is well known that the nonvolatile memory is utilized extensively in various portable electronic systems because of its attributes of low-power consumption and nonvolatility. The conventional nonvolatile memory with floating-gate structure faces a limit due to its complicated fabrication process for integration on a display panel. As a result, the silicon-oxide-nitride-oxide-silicon (SONOS)-type memory has become a promising candidate for SOP application due to its full process compatibility. Nevertheless, several issues on performance and reliability such as insufficient programing/erasing efficiency, poor endurance, and short retention time must be overcome.<sup>7,8</sup> Recently, SONOS-type poly-Si TFT fabricated by sequential lateral solidifica- FIG. 1. TEM micrograph of a single nanowire channel of the NW SONOS-TFT. <sup>&</sup>lt;sup>a)</sup>Electronic mail: tcchang@mail.phys.nsysu.edu.tw FIG. 2. Comparison of $I_D$ - $V_G$ transfer characteristics of the SC and the NW SONOS-TFTs. tion is reported to improve the programing/erasing efficiency due to field-enhanced tunneling at the Si protrusions of grain boundaries. However, the variation of the location of poly-Si grain boundaries by laser recrystallization method may still be a concern. Based on our previous study, <sup>10,11</sup> the poly-Si TFT with nanowire channels can exhibit good gate control. Thus, poly-Si TFT combined with both SONOS memory and nanowire channels, named as nanowire (NW) SONOS-TFT, is proposed for the application of high performance transistor and high program/erase (PE) efficiency nonvolatile memory device. In this work, the SONOS-TFT with a multiple NW structure composed of ten strips of 65 nm nanowire channel was proposed, and the device with a single channel (SC) structure with $W=1 \mu m$ was also fabricated for comparison. Silicon wafers with a 400 nm thermal oxide were used as the starting substrate. An undoped amorphous silicon (a-Si) layer with thickness of 500 nm was deposited by lowpressure chemical vapor deposition (LPCVD) at 550 °C. The deposited a-Si layer was then recrystallized by solid-phase crystallization at 600 °C for 24 h in nitrogen ambient. Then the device active region was patterned by electron beam lithography and transferred by reactive ion etching. After the active region was defined, a 50-nm-thick oxide/nitride/oxide (ONO) multilayer gate dielectric with a bottom tetraethylortho-silicate (TEOS) oxide (10 nm)/silicon nitride (20 nm)/ top TEOS oxide (20 nm) was deposited by LPCVD. Then a 150-nm-thick in situ n<sup>+</sup> doped poly-Si layer was deposited and patterned for forming the gate electrode, and the n-channel source and drain were doped by a self-aligned implantation with a phosphorus dosage of $5 \times 10^{15}$ cm<sup>-2</sup>. A 200-nm-thick LPCVD TEOS oxide layer was deposited as the passivation layer, which also served as the dopant activation anneal. Next, contact holes were opened and AlSiCu film was deposited and patterned. Finally, all devices were sintered at 400 °C in nitrogen ambient for 30 min. A cross-sectional transmission electron microscopy (TEM) micrograph of a single nanowire channel of the NW SONOS-TFT and stacked ONO layer is shown in Fig. 1. The physical width of the nanowire channel is confirmed at 65 nm and the thickness of ONO multilayer is about 50 nm. Figure 2 presents the typical $I_D$ - $V_G$ curves of the SC and the proposed NW SONOS-TFTs. It is obvious that the NW device has superior performance than SC device, such as the higher on current, smaller threshold voltage $(V_{th})$ and subthreshold swing. The electrical parameters are also extracted in the insert tables. Since the crowding of the gate fringing field at the narrow channel surface of nanowire causes the large electrical field, the devices with nanowire structure have the better gate control ability. Hence, the device characteristics of SONOS-TFT with NW structure are mainly improved by the high electrical field originated from fringing electrical field effect. The SONOS-TFT can also exhibit memory characteristics under adequate gate voltage operation. Because the electron injection to the nitride layer from the channel is very sensitive to the tunnel oxide thickness, the direct tunneling could almost be neglected when the thickness is thicker than 5 nm. <sup>12,13</sup> Therefore, in this work, the SONOS-TFT memory is programed and erased by the Fowler-Nordheim tunneling mechanism. The programing and erasing characteristics of NW and SC devices are plotted in Figs. 3(a) and 3(b). Obviously, the NW SONOS-TFT has the superior P/E efficiency due to the high electrical field. A memory window with a threshold voltage of 2.3 V shift can be achieved under a control gate bias of 15 V during 1 ms programing for the NW device. The programing speed is 1000 times of magnitude larger than that for SC device. Also, the erasing speed of NW SONOS-TFT device is about 100 times of magnitude larger than that for SC device and achieves a threshold voltage shift of -0.8 V in 10 ms erasing operation under a gate bias of -20 V. Besides the fringing electrical field effect, the corner effect induced the local tunnel current at the edges can also enhance the programing and erasing performances in memory devices with nanowire channels. Figure 4(a) shows retention characteristics of NW and SC SONOS-TFTs. The devices were programed and measured at 85 °C. It is clear that the memory window is decreased by 15% for NW SONOS-TFT and decreased by 50% Program time (sec) FIG. 3. (a) Programing and (b) erasing characteristics of devices for NW and SC structures. FIG. 4. (a) Retention characteristics of devices with NW and SC structures and (b) band diagram of SONOS-TFT during program operation. for SC SONOS-TFT after extrapolating to retention time of 10 yr. This is because the threshold voltage shift is mainly contributed to the electrons trapped of the deep traps of the NW SONOS-TFT, as illustrated in Fig. 4(b). In the initial, the electrons are injected from the channel via tunneling through the tunnel oxide (path 1) during program operation. Then, the injected electrons will be captured by the traps (path 2) in the nitride (either deep traps or shallow traps). At high temperatures, some electrons captured in shallow traps can easily detrap and move to blocking oxide by the fieldenhanced Poole-Frenkel emission (path 3). Finally, the detrapping electrons could inject to the gate by the large electric field (path 4). Due to the large electrical field induced by the fringing electrical field effect, most electrons trapped in the shallow traps were expulsive in NW SONOS-TFT when devices were programed at 85 °C. Hence, this lower reduction rate of $\Delta V_{\text{th}}$ could lead to longer retention time and superior reliability in the NW device. In summary, we have demonstrated the poly-Si TFT consisted of oxide/nitride/oxide stack gate dielectric and multiple nanowire channels. Experimental results show that the electrical characteristics of poly-Si TFT devices are enhanced as channel width decreases from 1 $\mu m$ (SC structure) to 65 nm (NW structure). The NW poly-Si TFT devices have the superior gate controllability due to the fringing electrical field effect induced high electrical field. In addition, the proposed NW SONOS-TFT exhibits superior memory device characteristics with high program/erase efficiency and stable retention characteristics. The fabrication of SONOS-TFTs with nanowire channels is quite easy and involves no additional processes. Such a SONOS-TFT is thereby highly promising for application in the future system-on-panel display applications. This work was performed at National Nano Device Laboratory and was supported by the National Science Council of Taiwan the Republic of China under Contract Nos. NSC-95-2120-M-110-003 and NSC 95-2221-E-009-0254-MY2. Also, this work was partially supported by MOEA Technology Development for Academia Project No. 95-EC-17-A-07-S1-046 and MOE ATU Program No. 95W803. <sup>1</sup>T. Tanaka, H. Asuma, K. Ogawa, Y. Shinagawa, and N. Konishi, Tech. Dig. - Int. Electron Devices Meet. **1993**, 389. <sup>2</sup>T. Aoyama, K. Ogawa, Y. Mochizuki, and N. Konishi, IEEE Trans. Electron Devices **43**, 701 (1996). <sup>3</sup>T. Serikawa, S. Shirai, A. Okamoto, and S. Suyama, IEEE Trans. Electron Devices **36**, 1929 (1989). <sup>4</sup>A. J. Walker, S. Nallamothu, E. H. Chen, M. Mahajani, S. B. Herner, M. Clack, J. M. Cleeves, S. V. Dunton, V. L. Eckert, J. Gu, S. Hu, J. Knall, M. Konevecki, C. Petti, S. Radigan, U. Raghuram, J. Vienna, and M. A. Vyvoda, Tech. Dig. VLSI Technol. Symp. 2003, 29. <sup>5</sup>K. Yoneda, R. Yokoyama, and T. Yamada, Tech. Dig. VLSI Technol. Symp. 2001, 85. <sup>6</sup>Y. Nakajima, Y. Kida, M. Murase, Y. Toyoshima, and Y. Maki, Proceedings of the SID, 2004, p. 864. <sup>7</sup>M. H. White, D. A. Adams, and J. Bu, IEEE Circuits Devices Mag. **16**, 22 (2000). <sup>8</sup>P. Pavan, R. Bez, P. Olovo, and E. Zanoni, Proc. IEEE **85**, 1248 (1997). <sup>9</sup>S. I. Hsieh, H. T. Chen, Y. C. Chen, C. L. Chen, and Y. C. King, IEEE Electron Device Lett. **27**, 272 (2006). <sup>10</sup>Y. C. Wu, C. Y. Chang, T. C. Chang, P. T. Liu, C. S. Chen, C. H. Tu, H. S. Zan, Y. H. Tai, and S. M. Sze, Tech. Dig. - Int. Electron Devices Meet. 2004, 777. <sup>11</sup>Y. C. Wu, T. C. Chang, C. Y. Chang, C. S. Chen, C. H. Tu, P. T. Liu, H. S. Zan, and Y. H. Tai, Appl. Phys. Lett. **84**, 3822 (2004). <sup>12</sup>D. K. Schroder, Semiconductor Material and Device Characterization (Wiley, New York, 1998), p. 395. <sup>13</sup>E. M. Vogel, K. Z. Ahmed, B. Hornung, W. K. Henson, P. K. McLarty, G. Lucovsky, J. R. Hauser, and J. J. Wortman, IEEE Trans. Electron Devices 45, 1350 (1998). <sup>14</sup>G. Fiori, G. Iannaccone, G. Molas, and B. De Salvo, Appl. Phys. Lett. **86**, 113502 (2005).