## (19) United States ## (12) Patent Application Publication (10) Pub. No.: US 2018/0062789 A1 CHANG et al. Mar. 1, 2018 (43) **Pub. Date:** ### (54) METHOD AND DEVICE FOR **DE-PUNCTURING TURBO-CODED DIGITAL** DATA, AND TURBO DECODER SYSTEM (71) Applicant: NATIONAL CHIAO TUNG UNIVERSITY, Hsinchu City (TW) (72) Inventors: Hsie-Chia CHANG, Hsinchu City (TW); Chen-Yang LIN, Hsinchu City (TW) (21) Appl. No.: 15/439,697 (22)Filed: Feb. 22, 2017 (30)Foreign Application Priority Data Aug. 26, 2016 (TW) ...... 105127390 ### **Publication Classification** (51) Int. Cl. H04L 1/00 (2006.01)H03M 13/00 (2006.01)H03M 13/25 (2006.01) ### (52) U.S. Cl. CPC .......... H04L 1/0047 (2013.01); H04L 1/0057 (2013.01); H03M 13/6508 (2013.01); H03M 13/258 (2013.01); H03M 13/005 (2013.01) #### **ABSTRACT** (57) A turbo decoder system decodes L-length digital data consisting of a systematic code and $1^{st}$ and $2^{nd}$ parity check codes, and includes a trellis controller obtaining the ratio of the bit-number Ep of the $1^{st}/2^{nd}$ parity check code to the bit-number D of an original systematic code and generating, based on the code rate of the digital data, a trellis control output indicating a target decoding trellis, which is selected by a turbo decoder to perform decoding operations. A zero-patch module patches zeros into the systematic code, and patches, based on the value of Ep/D, one or more zeros into the $1^{st}/2^{nd}$ parity check code so that parity check bits of the 1st/2nd parity check code and the zero-bit(s) form a periodically depunctured parity check code. FIG. 1 PRIOR ART FIG. 2 PRIOR ART FIG. 3 PRIOR ART | ೦ | | |-----------|--| | ئ | | | possessed | | | | | | | | | X X X X X X X X X X X Y Y Y Y Y Y Y Y Y | | | | | , | ******* | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-----|-----|------------|-------------------|--------| | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | y03 | y35. | y67 | y99 | yl31 | y163 | T03 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y19 | y51 | y83 | y1.15 | y147 | y.1.79 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y27 | y59 | y91 | /123 | (155 | 187 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | ⋈ | y13 | y43 | y75 | 107 | /139 | 1711 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y3.1 | y63 | 395 | 127 | 159 | 1911 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y15 | y47 | y79 | 7111 | /143 | 175 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y23 | y55 | y87 | <u>2</u> | /151 <sub>3</sub> | 183 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | ⋈ | y07 | y39 | y71 | /103 | /135 | 167 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | y01 | у33 | y65 | y87 | v129 | y161 <u>k</u> | T01 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y17 | y49 | y81 | , 13<br>13 | y145 | 477 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y25 | y57 | y89 | y121 | yl 53 | y183 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | 90y | y41 | y73 | y105 | y137 | y169 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y29 | y61 | y93 | y125 | y157 | y! 89 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y13 | y45 | y77 | y109 | y141 | y173 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | X | y21 | y53 | y85 | y117 | yl 49 | y181 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | X | y05 | y37 | y69 | y101 | y133 | y165 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | y02 | y34 | y66 | y98 | y130 | y162 | T02 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | X | y18 | y50 | y82 | yl 14 | yl 46 | yl 78 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | × | y26 | y58 | y90 | yl 22 | yl 54 | yl 86 | | X X X YOO X X X y12 y28 y08 y24 y16 y32 y06 y22 y14 y30 y44 y60 y40 y56 y48 y64 y38 y54 y46 y6 y76 y92 y72 y88 y80 y96 y70 y86 y78 y94 y108y124y104y120y112y128y102y118y110y126 y140y156y1344y160y134y150y142y158 | × | y10 | y42 | y74 | y106 | y138 | yl 70 | | X X X Y 900 X X y12 y28 y08 y24 y16 y32 y06 y22 y14 y44 y60 y40 y56 y48 y64 y38 y54 y46 y76 y92 y72 y88 y80 y96 y70 y86 y78 y108y124y104y120y112y128y102y118y110 y140y156y1344y160y134y150y144 y173x18x150y144 y173x18x150y174 y173x18x150y174 y173x18x150y174 y173x18x150y174 y173x18x150y174 y173x12x12x10x16 y173x12x12x12x10x16 y173x12x12x12x10x16 y173x12x12x12x10x16 y173x12x12x12x12x10x10x16 y173x12x12x12x10x10x16 y173x12x12x10x10x10x10x10x16 y173x12x10x10x10x10x10x10x10x10x10x10x10x10x10x | × | y30 | y62 | y94 | yl 26 | y158 | y190 | | X X X X X X y12 y28 y08 y24 y16 y32 y06 y22 y44 y60 y40 y56 y48 y64 y38 y54 y76 y92 y72 y88 y80 y96 y70 y86 y108y124y104y120y112y128y102y118 y140y156y136y152y144y160y134y150 y173y188y168y184y160y134y150 y173y188y168y184y160y164y187 | × | y14 | y46 | y78 | yl 10 | yl 42 | y174 | | X X X X Y Y y12 y28 y08 y24 y16 y32 y06 y44 y60 y40 y56 y48 y64 y38 y76 y92 y72 y88 y80 y96 y70 y108y124y104y120y112y128y102 y140y156y136y152y144y160y134 y140y156y136y112y144y160y134 y173y188y168y184y176T00y166 | × | y22 | y54 | y86 | yl 18 | yl 50 | y182 | | X X X X X Y 000 000 000 000 000 000 000 | × | y06 | y38 | y70 | y102 | y134 | y166 | | X X X X y12 y28 y24 y16 y44 y60 y40 y56 y48 y76 y92 y72 y88 y80 y108y1 24y1 y44 y60 y40 y108y1 24y1 y64 y64 y64 y140y1 56y1 36y1 y64 y64 | у<br>О | y32 | y64 | y96 | y128 | y160 | T00 | | X X X y12 y28 y24 y44 y60 y40 y56 y76 y92 y72 y88 y108yi 24yi 04yi 20 yi 40yi 56yi 36yi 36yi 56yi 36yi 36yi 24yi 36yi 36yi 36yi 36yi 36yi 36yi 36yi 36 | × | y16 | y48 | y80 | yl 12 | y144 | y! 76 | | X X X X X X y 12 y 28 y 12 y 28 y 12 y 24 y 12 y 27 y 12 y 12 y 12 y 12 y 12 y 12 | × | y24 | y56 | y88 | y120 | y152 | y184 | | X X X y 12 y 28 y 12 y 28 y 144 y 60 y 108 y 124 y 140 y 156 y 124 y 140 y 156 y 156 y 172 y 188 y 140 y 156 | × | y08 | y40 | y72 | y104 | w136 | ¥168 | | X y12<br>y44<br>y76<br>y108<br>y140 | × | y28 | 360 | y92 | yl 24 | yi 56 | y188 | | | × | y12 | y44 | y76 | y108 | y140 | y172 | | X<br>y20<br>y52<br>y84<br>y1116<br>y1148 | × | y20 | y52 | y84 | yl 16 | 3y148 | W18C | | X y <sub>0</sub> y <sub>0</sub> y <sub>0</sub> y <sub>1</sub> | × | y04 | y36 | y68 | y10C | y132 | y164 | | 1.00 | | | | | XXXX | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 963 843 859 851 86 | | $\infty$ | × | | | | $\sim$ | | | | | | | | | ~~~ | *** | ಿಯಲ್ಲ | | | | × | | - <b>X</b> | | ~~~ | | | | | <b>****</b> | **** | | | ~~~ | | | × | | ಿ | - 5 | · (*) | 9) 38 <mark>8) 5 p14 8</mark> 9159 <mark>9) 33 p1558</mark> ) 14 1516 | (OC) | | | | | | ~~~ | - S | | | | | N. | | | : ON: | × | | × | ( | | | | $\sim \infty \sim$ | | | | | | | | | | | × | | \\ <b>*2</b> \\ | WOW. | | | | | ,>< | | | | popy styl trykity oxyst | $\sim$ | | | | <b></b> | | | | | | | × | | | : ,¥ | · • • • • • • • • • • • • • • • • • • • | · ** | . 6~ ∨ | | ' ' | | | · ** | <b>***</b> *** | | | | | 85 | CO. | | | | - <b>**</b> | | $\approx$ | | $\sim$ | ∵ <b>∞</b> ≎ | ಌ | | | | | | | W.W. | | | | | × | | 920 | | ×6× | - <b>*</b> | ( <b>X</b> | | <i>y</i> | | | ×. | 100 | | | | XXXXXX | | | | | | | | × | : XX | ಂಚಿಕ≎ | | $\times \times \times \times \times$ | ್ಷ | ಿಯ | | ું≫ે | $\otimes$ | XX <b>?</b> XX | | | | $\otimes \mapsto \otimes$ | | | | <i>∞</i> 5√0 | | | *** | | | × | | | ( <b>32</b> ( ) | | | | | | | | | | | | | × | | | | | | ( <b>36</b> 0 | | ~~ | | | | | | | | | | | | | 444634343 | | | × | ( <b>Č</b> | | | | 8 <b>22</b> 8 | 1888 N | | | | | | | | | | | | | ത | | | | | × | | | ×2 | 888 | | | | | | | ***** | | | | | × | | | | (B) | <b>~</b> | | | , , | | | · · · · · · · · · · · · · · · · · · · | ** <b>*</b> | - TS. | · · · · · · · · · · · · · · · · · · · | | | 6 %<br>6 %<br>10 % | | | z Poory i M | 70 TO 100 | | | × | | ( <b>(</b> | ∞ | ್ಷಾ | | | | | | | | | | | | × | | | | ×5× | | | | ,~, | | | | | | | | | | | | | 63 | | | - C | - XX | ಂಹಾ | . <del>⊘</del> | $\infty$ | · vc | | | | | | | | | | | | | | | | | | | × | | | | ~~~ | | · ~~ | | | | | ***** | - <b>**</b> | | | | × | 8 | | · 37 | \\ <b>!\!\</b> \\ | · <b>Y</b> 7 | 90 | | | | | | | · S | | | | | X:*X | ~~~ | - 32 | | | | × | | | | $\otimes z \otimes$ | XX | | | | | | | | | ( ) <del>( ) ( )</del> | | × | | | | | | | | ~~ | | | | × | | | | | ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) | × | 3 | 8 | | | | | | <b>%</b> | *** | | | - 1<br>- 1<br>- 1<br>- 1<br>- 1<br>- 1<br>- 1<br>- 1<br>- 1<br>- 1 | | × | | 46.86 | 78 V.94 | 90 (A) | | 13 <b>6</b> 84901 | | × | | -46× | 36<br> 80<br> 80<br> 80 | 98 (1901) | ************************************** | 100 May 184 | | × | **<br> **<br> ** | 4 ×40 ×6 | 86/X 8/X 9: | 02.1401.1481 | 100 100 100 100 100 100 100 100 100 100 | 1900-1900-1988 | | XXX | ************************************** | y <b>54</b> y46 y6 | ¥67 877 98¢ | 118k110k12d | 450 142 2 158 J | 1888174 | | XX | *<br>************************************ | 0% 0.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% 1.5% | ¥6× 87× 084 t | A1184110k126 | 401.500 4.20 (158) | | | × | \$ 75 W | 38 y 34 y 46 y 6 | 964 874 084 OF | 02/418/110/136 | 88512871 MUST 1885 | 100 mg 1 mg 1 mg 1 | | X X X | 300 522 514 | 96 976 756 866 | 764 824 084 024 | or Aprilabilitation | Security of the second | 1000100100100100100100 | | × | 2 × 0 × 0 × 0 × 0 × 0 × 0 × 0 × 0 × 0 × | 4 y 3 8 4 y 4 6 y 6 | 964 824 084 024 0 | 96.14014811460148 | 48-13-18-18-18-18-18-18-18-18-18-18-18-18-18- | 1/05/1/8/1/8/1/8/1/9/01/9/0 | | × | 32 300 322 814 | 04 338 354 346 36 | 960 378 386 378 369 | 96140114811140114863 | \$20 PE 1 ST S | (1) 2 (1) (1) (1) (1) (1) (1) (1) (1) (1) (1) | | × | x32 y000 x22 wid | 364 358 454 940 86 | 964 864 984 064 366 | 98.18 <mark>01.18</mark> 11.1813.288 | \$250 FE 14 STATE 14 14 STATE | T000 k10 0 k10 1 7 4 5 1 90 k1 | | X X 00% | 6 332 306 332 314 | 08 04 x 54 x 40 84 | 966 874 088 074 368 08 | 960/010/8116/c01/8016/80 | 44816081348180814201588 | 76 T00 k to 6 k 8 k 1 74 k 190 k) | | × | y16 y32 y06 y32 vi.4 x | 98 998 858 868 888 | 980 yee 270 386 398 | A CAN CONTOUNT ON ON THE | 1.14481.6081.3481.5081.4281.588 | 0.76T00ktockt83kt74k090kt | | X X 00% X | 8 P 18 27 S S S S S S S S S S S S S S S S S S | ) ydd ydd ydd ydd ydd yd | 8 y 80 y 96 y 70 y 80 y 78 y 94 | os i specialistica (specialistica) | 3014449100481348130041439138 | 4/176/T000k106/k188/y174/y1918/s | | X X 00% X | # | 36 348 364 338 354 340 36 | 88 NSV 896 JVV 384 SVV | pengangan kangangan kangan | 153y144y160qs134qs190y143y158 | 1840774700kirky182y1740190 | | X X 00% | 224 A10 3.00 3.00 A24 A14 | ) 50 348 364 338 354 346 36 | 964 864 084 004 964 084 886 | ostrapite para frontas de mara | \$15.9\14.8\10.0\8\15.0\8\14.8\14.8\14.8\14.8\14.8\14.8\14.8\14 | 1905 1980 1980 1980 1980 1980 1980 1980 1980 | | X X OOS X X | 8 424 200 3.00 3.00 6.43 | 08/00/00/00/00/00/00/00/00/00/00/00/00/0 | 964 864 386 370 386 388 864 2 | periodo en operação en operação en operação | 34,153,144,104,134,134,134,143,158 | 38/18/4/17/6/100/p/18/4/18/gp/17/4/2/00/p/ | | X X OOS X X | \$\frac{\partial \text{200}}{\partial \text{200}} \left\{ 200 | 980 980 988 900 938 954 946 96 | y72 y588 y60 y66 y70 y66 y78 y94 | ye isha isha isha isha isha isha isha isha | 11.35 14.55 14.45 1.50 16.13 16.13 16.13 16.13 15.15 15. | 468y184y176T08y186y183y174y190y1 | | X X 00% X | VOS V24 V16 V32 V06 V22 V14 V | 1 440 356 348 364 358 854 446 36 | 1972 938 939 949 970 986 978 944 | performant for bereknikonsperiopensp | \$5.12\$\$13\$\$13\$\$13\$\$13\$\$13\$\$13\$\$13\$\$13\$\$ | 9/1638/1840/176/T100/1104/1104/1104/114/114/11 | | X X X X X X X | 28 (408) 524 (516) 5.22 (408) 5.22 (514) 5 | 60 540 556 548 564 538 554 546 56 | 92 3,72 3688 660 596 570 386 578 594 | os na naturales de la prima de la persona de la persona de la persona de la persona de la persona de la persona | 50k130k1450k144k1166k134k150k142k138k | 880,1684,1841,176 T100 0.156418801740190 | | X X OOS X X | 3.28 3.08 3.24 3.06 3.32 3.08 3.22 3.44 | 96 996 1956 1866 1996 1986 1956 1986 1998 | 992 972 986 980 970 980 978 | pe oprobrekovske de obeobrobe o | \$25.0\$\pi\delta\13\\$01\\$\pi\15\\$01\\$\pi\16\\$01\\$\\$00\\$ | 90.500 pt 100 | | X X X X X X X | 2 928 NOS 244 NOS 222 914 N | 96 (976 156 166 169 169 169 166 169 | n 5922 5722 5088 5001 896 870 586 278 594 | en september sep | Become and the table to the table of ta | 3gs 68gs 166gs 186gs 176f 1103 ps 166gs 183gs 174gs 191gs | | X X X X X X X | 1.2 1.28 11.08 12.4 12.5 12.08 12.2 12.4 13.0 | 444 860 p40 p56 p48 r64 p38 p54 p46 s6 | 776 y 997 y 72 558 588 598 570 566 578 594 | yendan dikun ilan ilan ilan ilan ilan ilan ilan ila | 1400/1508/1308/1538/1448/1608/1348/1508/1428/1588 | 172]ps. Soly 1638, 1848, 1748 T100 ps. today 1848 ps. 74 ps. 501 ps. | | X X M M X X X X X | W. 2. W. 28 W. 40 B. | 94 044 460 460 1864 1864 1864 054 064 094 | 944 944 944 944 966 966 966 966 966 966 966 966 966 966 | ye Aprika inforkse Ari Asi Marika isbe isbork | ************************************** | 10.73pc/58pc/68pc/184c/174fc/100pc/68pc/88pc/74pc/90pc | | X X M M X X X X X | \$ 1.2 5.28 50.8 5.24 \$16 5.30 5.00 5.22 50.4 \$5 | 90 970 750 850 700 880 950 970 070 070 | 100 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 200 | yezhoù kun honkezke akenkenkenkenken | 140 140 130 130 152 1144 100 100 134 150 1142 1158 | 100 100 100 100 100 100 100 100 100 100 | | X X X X X X X | 91.2 92.8 94.8 y 24 y 16 y 22 y 26 y 22 y 34 x | 90 970 750 865 760 866 950 970 970 | 904 904 004 004 006 006 006 244 264 044 | yezhan (dan Aroakazak) i karzikan (dan Aroakazak) | | 11 7 3 p. 18 8 p. 18 8 p. 176 T 100 p. 18 8 p. 178 p. 19 p. | | X X X X X X X X X | 10 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 90 9000 850 860 800 880 950 000 000 800 | | ye oʻqua karoland goʻde a de a da oʻda oʻda oʻda oʻda oʻda oʻ | 851754113041140134144144160411341134113641136 | 400 Apr. 128 Apr. 158 Apr. 176 T100 Attrophysical 174 (1917) | | X X M M X X X X X | 2 2 3 4 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | 3441 v (0 p40) 9561 p40 p38 p44 p46 p46 p46 p66 | \$665 <mark> 8176 6884 0176 3666 1886 8867 277</mark> 2668 3876 <b>8868 3</b> | | | 14.17.2 14.17.4 14.17.4 17.17.4 17.10 14.15.4 18.17.4 17.4 17.4 17.4 17.4 17.4 17.4 17.4 | | X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------|-----------|----------------------------------------|---------------------|----------------|--------------------| | X | 33 | 35 | 37 | 2 | 3.1 | 63 | 33 | | X | >, | `> | × | Š | Ž, | $\Xi$ | <u>~</u> | | X | ند ۸ | Ó | | 33 | 15 | 47 | 20 | | X | )×< | 75 | 3,5 | 32 | ~ <u>~</u> ~ | - <del> </del> | بسر<br>بحث | | X | | ~ | 0 | (ejere) | 2 | 35 | 5 | | X | ≥< | χ2 | 35 | δ, | 77 | 7 | ~~~ | | X | | , | ~~~ | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | | <u>Q</u> | <u></u> | | X | × | 75 | 4 | ž. | $\approx$ | | | | X | | | ~~ | 10 | -63- | ठे | | | X | ⋈ | £. | Ç | Ō. | 12 | 5 | 2 | | X | | | | | سئِچہ۔۔۔ | ₩ | <del></del> | | X | × | 20 | 4 | 37 | | 14 | 17 | | X | | | | | ~~ <del>``</del> ~~ | | | | X | ⋈ | 23 | 35 | œ | | 3 | 00 | | X | | )->; | >> | ٠,> | <u></u> | | <u> </u> | | X | ⊳⊲ | 8 | 39 | 7.1 | Ö | 3, | ý, | | X | | | > | 2 | | | $-\Sigma$ | | X | 8 | 33 | 55 | 87 | 37 | 9 | 8 | | X | >>> | > | Σ̈́ | ➣ | <u>`\$`</u> | <u> </u> | بسغ | | X | 1 | | <u>\$</u> | 83 | 5.5 | 2. | 12 | | X | | `> <sub>`</sub> | > | Š | - <del></del> | $\Xi$ | $\equiv$ | | X | بمہ≺ | 5 | 3.7 | Š | 71 | 53 | 85 | | X | ,~~, | ` <i>&gt;</i> ` | > | λξ | ,,<br>,≺ | 7 | 7 | | X | | <u>Š</u> | | $\mathfrak{T}$ | 05 | 37 | 9 | | X | | × | 3 | 7 | 75 | - F | ~~~ | | X | | <u>ص</u> | | ć.J | 25 | 27 | 8 | | X | ;>< | 32 | 32 | 3/9 | 7 | | === | | X | | CL) | ΑÚ | ŗ~ | 2 | | 5 | | X | ,>< | 5 | y | Ž | 5 | 77 | , <u>T</u> | | X | | | 3 | 7.7 | | 5 | 25 | | X | ,~ | 7% | ×. | 35 | 77 | yl | , <del>, , ,</del> | | X | ~~4 | 5 | 3.7 | 69 | 0 | 33 | 65 | | X | , ×~ | 5 | , | × 1 | **** | + | 4 | | X | | | | | | | | | X | | | | ~ | À | ý | | | X | | | | | | y | | | X | | | | | | y | N. | | X | | | | | | | | | X | | | | | | | | | X | | | | | | | | | X | | | | | | | | | X | | | | | | | | | X | | | | | | | | | X | | | | | | | | | X | | | | | | | | | X 800 X 34 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | | | | | | | | | X X X X X X X X X X X 000 X 004 y200 y17 y28 y08 y14 y16 y22 y00 y25 y27 y44 y00 y17 y28 y00 y00 y100 y118 y19 y12 y72 y00 y149 y00 y70 y100 y118 y19 y17 y18 y17 y17 y17 y17 y11 y17 y17 y17 y18 | X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X X X X X 008 | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X X X X X 008 | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X X X X X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X X X X X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X X X X X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X X X X X X X X X | | | | | | | | X | X X X X X X X X X X X X X | | | | | | | | X X X X (1) (1) (1) (1) (1) (1) (1) (1) (1) (1) | X X X X X X X X X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X X X X X X X X X | | | | | | | | X X X X X X X X X X X X X X X X X X X | X X X X X X X X X X X X X | | | | | | | | X 00 8 8 0 0 0 | X X X X X X X X X X X X X | | | | | | | | | X X X X X X X X X X X X X | | | | | | | | | X X X X X X X X X X X X X | | | | | | | | | X X X X X X X X X X X X X | | | | | | | **か** ### METHOD AND DEVICE FOR DE-PUNCTURING TURBO-CODED DIGITAL DATA, AND TURBO DECODER SYSTEM # CROSS-REFERENCE TO RELATED APPLICATION [0001] This application claims priority of Taiwanese Patent Application No. 105127390, filed on Aug. 26, 2016. ### **FIELD** [0002] The disclosure relates to turbo codes, and more particularly to a method and device for de-puncturing turbo-coded digital data, and a turbo decoder system. ### BACKGROUND [0003] Turbo codes are a kind of error correction codes, and have been prevalently applied to a variety of wireless communication systems due to their exceptional error correction ability. [0004] In a transmitter, for example, referring to FIG. 1, a conventional turbo encoder is used to encode information bits as an input code, and generally includes two convolutional encoders 11, 12, an interleaver 13 and a puncture module 14. The input code is encoded in normal and interleaved order phases. Along with the input code, i.e., systematic bits, first parity check bits as a first parity check code and second parity check bits as a second parity check code are produced respectively in the normal and interleaved order phases. Before transmitting the input code and the first and second parity check codes through a wireless communication channel, the puncture module 14 conducts puncturing operations for the input code and the first and second parity check codes by deleting some code bits from the input code and the parity check codes to raise the transmission code rate. Puncturing operations are categorized into periodical and non-periodical types. The periodical puncturing implies that bit positions and the number of punctured bits are the same in every period of the code. [0005] Referring to FIG. 2, an example of encoding and puncturing operations for a 15-bit data code, denoted as $S_{00}S_{01}S_{02}S_{03}S_{04}S_{05}S_{06}S_{07}S_{08}S_{09}S_{10}S_{11}S_{12}S_{13}S_{14}$ , is shown. In the beginning, a rate-1/2 encoder (riot shown) of a transmitter encodes the 15-bit data code to produce an output that includes a 15-bit parity check code denoted as $P_{00}P_{01}P_{02}P_{03}P_{04}P_{05}P_{06}P_{07}P_{08}P_{09}P_{10}P_{11}P_{12}P_{13}P_{14}$ and the 15-bit data code. Then, in a puncturing operation, 12 parity bits are deleted from the 15-bit parity check code (but no data bit is deleted from the data code in this example) to thereby produce a punctured 15-bit parity check code denoted as $P_{00}*P_{03}***********P_{12}***, where "*" denotes a punctured bit.$ [0006] In a receiver, for example, referring to FIG. 3, a conventional turbo decoder system is used to decode received turbo codes, e.g., the data code and the first and second parity check codes (i.e., systematic bits, first parity check bits and second parity check bits) punctured by and transmitted from the transmitter, between the normal and interleaved order phases iteratively. The conventional turbo decoder system includes a depuncture module 21, and an iterative decoder 20 that consists of two soft-in/soft-out (SISO) decoders 22, 23, two interleavers 25, 26 and a deinterleaver 24. Before iterative decoding, in order to reconstruct original codes, for example, the non-punctured data code and the non-punctured parity check codes, the depuncture module 21 conducts depuncturing operations by inserting zeros into each received code respectively at all punctured bit positions, thereby extending the length of the received code to its non-punctured length. In other words, each depunctured code can be deemed as the original non-punctured code by the turbo decoder. **[0007]** Referring again to FIG. **2**, as the same example, in the de-puncturing operation of a receiver, 12 zeros denoted as "0" are inserted into the received parity check code respectively at all the punctured bit positions to thereby produce a depunctured 15-bit parity check code denoted as $P_{00}00P_{03}00000000P_{12}00$ . [0008] In each decoding phase of a SISO decoder, a SISO algorithm proposed in a first article by Hagenauer, E. Offer, and L. Papke, "Iterative decoding of binary block and convolutional codes," IEEE Trans. Inf. Theory, vol. 42, no. 2, pp. 429-445, March 1996, is performed, and an extrinsic value for each data symbol is produced. These extrinsic values are delivered into a next decoding phase as the a priori input(s) for each dedicated data symbol. By updating and exchanging soft values in each decoding phase, reliable log likelihood ratio (LLR) of a posteriori value(s) for each data symbol can be obtained to achieve better bit error rate (RER) [0009] A decoding trellis is essential to the SISO decoders for performing the SISO algorithm and delivering the soft values. Adopted to execute maximum a posteriori probability (MAP) proposed in a second article by L. R. Bahl, J. Cocke, F. Jelinek, and J. Raviv, "Optimal decoding of linear codes for minimizing symbol error rate," IEEE. Trans. Inf. Theory, vol. IT-20, pp. 284-287, March 1974 are two types of decoding trellises. One is a conventional trellis, and the other is a reciprocal dual trellis proposed in S. Riedel, "Symbol-by-symbol MAP decoding algorithm for high-rate convolutional codes that use reciprocal dual codes," IEEE J. Sel. Areas Commun. vol. 16, no. 2, pp. 175-185, February 1998. To save hardware resources and output latency, a sliding window (SW) decoding schedule disclosed in a third article by S. A. Barbulescu, "Sliding window and interleaver design," IET Electronics letters, vol. 37, no. 21, pp. 1299-1300, October 2001, is generally applied in the turbo decoder. [0010] The SISO decoders with the conventional trellis can achieve good hardware efficiency for low code rate operations, for example, 1 Gbps throughput at 966 mW power consumption disclosed in a fourth article by C. Roth, S. Belfanti, C. Benkeser, and Q. Huang, "Efficiency parallel turbo decoding for high throughput wireless systems," IEEE Trans. Circuits Syst. I, vol. 58, no. 6, pp. 1412-1420, June 2014. While the conventional trellis is applied to carry out MAP algorithm, the size of SW has to be enlarged to maintain good error correction ability as the operation code rate rises. It is noted that, in high code rate operations, the SISO decoders with the conventional trellis may suffer from relatively long decoding latency and relatively large circuit area because a wide size of SW is required. [0011] In order to solve the aforementioned issues, the SISO decoders with the reciprocal dual trellis, as disclosed in a fifth article by C. -Y. Lin, C. -C. Wong, and H. -C. Chang, "A 40 nm 535 Mbps multiple code-rate turbo decoder chip using reciprocal dual trellis," IEEE J. Solid-state Circuits, vol. 48, no. 11, pp. 2662-2670, November 2013, have been proven to have better hardware efficiency, i.e., higher throughput per area (Mbps/k-gates), for high rate code operations. The SW decoding schedule can be applied to the SISO decoders with the reciprocal dual trellis for producing LLR. Therefore, for the iterative decoder 20 of FIG. 3, some computation units in the SISO decoders 22, 23 can be shared when integrating the reciprocal dual trellis and the conventional trellis. While decoding periodically punctured codes, parallel LLR computation units in the reciprocal dual trellis have to be activated simultaneously to boost decoding speed. However, the SISO decoders with the reciprocal dual trellis are limited to applications of periodically punctured codes. [0012] Therefore, turbo decoders with a single one of the aforementioned decoding trellises may not conform to high-throughput requirements for arbitrary code rate operations. ### **SUMMARY** [0013] Therefore, an object of the disclosure is to provide a method and device for de-puncturing turbo-coded digital data, and a turbo decoder system that can overcome at least one of the aforesaid drawbacks of the prior art. [0014] According to one aspect of the disclosure, there is provided a method of de-puncturing turbo-coded digital data implemented by a de-puncturing device. The turbo-coded digital data corresponds to transmitted turbo-coded. digital data that is obtained by puncturing original turbo-coded digital data based on a predetermined wireless communication protocol. The original turbo-coded digital data includes a D-bit systematic code, and a D-bit parity check codes for error correction. The turbo-coded digital data has an L-bit length, and includes a systematic code, which consists of a plurality of systematic bits, and a parity check code, which consists of a plurality of parity check bits The method includes the steps of: [0015] a) obtaining a number Ep of the parity check bits of the parity check code of the turbo-coded digital data based on L, D, and a puncture parameter defined by the predetermined wireless communication protocol and associated with a number of punctured bits from the D-bit systematic code, where Ep is a positive integer; [0016] b) when there is any punctured bit existing in the systematic code of the turbo-coded digital data, patching one or more zeros into the systematic code of the turbo-coded digital data respectively at bit position(s) of the punctured bit(s) to form a depunctured systematic code; and [0017] c) patching, based on the value of Ep/D, at least one zero into the parity check code of the turbo-coded digital data in a manner that the parity check bits and the at least one patched zero-bit are arranged in bit-position to form a periodically depunctured parity check code that cooperates with the depunctured systematic code to constitute depunctured turbo-coded digital data corresponding to the turbo-coded digital [0018] According to another aspect of the disclosure, there is provided a device for de-puncturing turbo-coded digital data to generate a depunctured turbo-coded digital data. The turbo-coded digital data corresponds to a transmitted turbo-coded digital data that is obtained by puncturing an original turbo-coded digital data based on a predetermined wireless communication protocol. The original turbo-coded digital data includes a D-bit systematic code, and two D-bit parity check codes for error correction. The turbo-coded digital data has an L-bit length, and includes a systematic code, which consists of a plurality of systematic bits, and a parity check code, which consists of a plurality of parity check bits. The device includes a trellis controller and a zero-patch module. [0019] The trellis controller is configured to obtain a number Ep of the parity check bits of the parity check code of the turbo-coded digital data based on L, D, and a puncture parameter defined by the predetermined wireless communication protocol and associated with a number of punctured bits from the D-bit systematic code, where Ep is a positive integer, to calculate the value of Ep/D, and to generate, based on the code rate of the turbo-coded digital data, a trellis control output that indicates a target one of different decoding trellises to be used by a turbo decoder to decode the depunctured turbo-coded digital data. [0020] The zero-patch module is used to receive the turbo-coded digital data, and is connected electrically to the trellis controller for receiving the value of Ep/D therefrom. The zero-patch module is configured to patch, when there is any punctured bit existing the systematic code of the turbo-coded digital data, one or more zeros into the systematic code of the turbo-coded digital data respectively at bit position(s) of the punctured bit(s) to form a depunctured systematic code, and to patch, based on the value of Ep/D, at least one zero into the parity check code of the turbo-coded digital data in a manner that the parity check bits and the at least one patched zero-bit are arranged in bit-position to form a periodically depunctured parity check code that cooperates with the depunctured systematic code to constitute the depunctured turbo-coded digital data. [0021] According to still another aspect of the disclosure, there is provided a turbo decoder system for decoding turbo-coded digital data. The turbo-coded digital data corresponds to a transmitted turbo-coded digital data that is obtained by puncturing an original turbo-coded digital data based on a predetermined wireless communication protocol. The original turbo-coded digital data includes a D-bit systematic code, and a D-bit first parity check code and a D-bit second parity check code for error correction. The turbocoded digital data has an L-bit length, and includes a systematic code, which consists of a plurality of systematic bits, a first parity check code, which consists of a plurality of first parity check bits, and a second parity check code, which consists of a plurality of second parity check bits. The turbo decoder system includes a trellis controller, a zeropatch module and a turbo decoder. [0022] The trellis controller is configured to obtain a number Ep of the first/second parity check bits of the first/second parity check code of the turbo-coded digital data eased on L, D, and a puncture parameter defined by the predetermined wireless communication protocol and associated with a number of punctured bits from the D-bit systematic code, where Ep is a positive integer, to calculate the value of Ep/D, and to generate, based on the code rate of the turbo-coded digital data, a trellis control output that indicates a target one of different decoding trellises. [0023] The zero-patch module is used to receive the turbo-coded digital data, and is connected electrically to the trellis controller for receiving the value of Ep/D therefrom. The zero-patch module is configured to patch, when there is any punctured bit existing in the systematic code of the turbo-coded digital data, one or more zeros into the systematic code of the turbo-coded digital data respectively at bit position(s) of the punctured bit(s) to form a depunctured systematic code, and to patch, based on the value of Ep/D, at least one zero into each of the first and second parity check codes of the turbo-coded digital data in a manner that the first parity check bits and the at least one patched zero-bit are arranged in bit-position to form a periodically depunctured first parity check code, and that the second parity check bits and the at least one patched zero-bit are arranged in bit position to form a periodically depunctured second parity check code. [0024] The turbo decoder is connected electrically to the trellis controller and the zero-patch module for receiving the trellis control output from the trellis controller, and the depunctured systematic code, the depunctured first parity check code and the depunctured second parity check code from the zero-patch module. The turbo decoder is capable of providing the different decoding trellises, and is configured to selectively provide a target one of the different decoding trellises based on the trellis control output and to decode the depunctured systematic code, the depunctured first parity check code and the depunctured second parity check code using the target one of the decoding trellises. ### BRIEF DESCRIPTION OF THE DRAWINGS [0025] Other features and advantages of the disclosure will become apparent in the following detailed description of the embodiment with reference to the accompanying drawings, of which: [0026] FIG. 1 is a schematic block diagram illustrating a conventional turbo encoder; [0027] FIG. 2 illustrates an example of encoding, puncturing and de-puncturing operations for a 15-bit data code; [0028] FIG. 3 is a schematic block diagram illustrating a conventional turbo decoder system; [0029] FIG. 4 is a schematic block diagram showing the embodiment of a turbo decoder system according to the disclosure; [0030] FIG. 5 is a schematic block diagram illustrating exemplarily a SISO decoder of the embodiment; [0031] FIG. 6 exemplarily illustrates an original 196-bit systematic code in the form of a two-dimensional matrix; [0032] FIG. 7 exemplarily illustrates a 184-bit systematic code obtained by puncturing the original 196-bit systematic code of FIG. 6; [0033] FIG. 8 exemplarily illustrates an 89-bit first/second parity check code obtained by puncturing an original 196-bit first/second parity check code; [0034] FIG. 9 is a plot exemplarily illustrating simulated BER performances for rate-0.53 turbo-coded digital data obtained with the same SW size of 32 respectively by a conventional turbo decoder with a conventional radix-2 trellis, and the embodiment with a period-2 reciprocal dual trellis; and [0035] FIG. 10 is a plot exemplarily illustrating simulated BER performances for rate-0.85 turbo-coded digital data obtained respectively by the conventional turbo decoder with the conventional radix-2 trellis with the SW size of 64, and the embodiment with a period-8 reciprocal dual trellis with the SW size of 12. ### DETAILED DESCRIPTION [0036] Referring to FIG. 4, the embodiment of a turbo decoder system according to this disclosure is used to decode turbo-coded digital data. The turbo-coded digital data corresponds to a transmitted turbo-coded digital data (from a transmitter) that is obtained by puncturing, based on a predetermined wireless communication protocol, an original turbo-coded digital data, which is generated by a turbo encoder of the transmitter. The original turbo-coded digital data includes a D-bit systematic code, and a D-bit first parity check code and a D-bit second parity check code for error correction. In this embodiment, the predetermined wireless communication protocol is, for example, a long term evolution-advanced (LTE-A) protocol. The turbo-coded digital data has an L-bit length, and includes a systematic code (SC), which consists of a plurality of systematic bits, a first parity check code (PCC1), which consists of a plurality of first parity check bits, and a second parity check code (PCC2), which consists of a plurality of second parity check bits. It is noted that the systematic bits of the systematic code (SC) may be extracted from a number K of information bits, and dedicated bits defined by the predetermined wireless communication protocol, for example, four tail bits defined by the LTE-A protocol. The number of the first parity check bits is identical to the number of the second parity check bits. [0037] The turbo decoder system includes a trellis controller 3, a zero-patch module 4 and a turbo decoder 5. In this embodiment, the trellis controller 3 and the zero-patch module 4 cooperatively constitute a device for de-puncturing the turbo-coded digital data to generate depunctured turbo-coded digital data. [0038] The trellis controller 13 is configured to obtain the number Ep of the first/second parity check bits of the firsts second parity check code of the turbo-coded digital data based on L, D, and a puncture parameter from the transmitter, where Ep is a positive integer. The puncture parameter is defined by the predetermined wireless communication protocol, and is associated with the number of punctured bits from the D-bit systematic code of the original turbo-coded digital data. For example, the puncture parameter may be the redundancy version (RV) defined in the LTE-A protocol. The trellis controller 3 calculates the value Ep/D, and generate, based on the code rate of the turbo-coded digital data, a trellis control output that indicates a target one of different decoding trellises. Here, the code rate of the turbo-coded digital data is defined as a ratio of K/L. [0039] In this embodiment, for example, according to the LTE-A protocol, the different decoding trellises include a trellis suitable for a code rate ranging from 1/3 to 1/2, such as the conventional trellis disclosed in the abovementioned fourth article, a period-2 reciprocal dual trellis suitable for a code rate ranging from 1/2 to 2/3, a period-4 reciprocal dual trellis suitable for a code rate ranging from 2/3 to 4/5, a period-8 reciprocal dual trellis suitable for a code rate ranging from 4/5 to 8/9, a period-16 reciprocal dual trellis suitable for a code rate ranging from 8/9 to 16/17, and a period-32 reciprocal dual trellis suitable for a code rate larger than 16/17. [0040] The target decoding trellis may also be determined by the trellis controller 3 based on the value of Ep/D For example, when Ep/D $\geq$ 1/2, the target decoding trellis is the trellis suitable for a code rate ranging from 1/3 to 1/2. When 1/2>Ep/D $\geq$ 1/4, the target decoding trellis is the period-2 reciprocal dual trellis. When 1/4>Ep/D $\geq$ 1/8, the target decoding trellis is the period-4 reciprocal dual trellis. When 1/8>Ep/D $\geq$ 1/16, the target decoding trellis Is the period-8 reciprocal dual trellis. When 1/16>Ep/D $\geq$ 1/32, the target 4 decoding trellis is the period-16 reciprocal dual trellis. When Ep/D<1/32, the target decoding trellis is the period-32 reciprocal dual trellis. [0041] The zero-patch module 4 is used to receive the turbo-coded digital data, and is connected electrically to the trellis controller 3 for receiving the value of Ep/D therefrom. The zero-patch module 4 is configured to patch, when there is any punctured bit existing in the systematic code of the turbo-coded digital data, one or more zeros into the systematic code (SC) of the turbo-coded digital data respectively at bit position(s) of the punctured bit(s) (i.e., a zero at the bit position of every punctured bit) to form a depunctured systematic code $(SC_{dep})$ , and to patch, based on the value of Ep/D, at least one zero into each of the first and second parity check codes (PCC1, PCC2) of the turbo-coded digital data in a manner that the first parity check bits and the at least one patched zero-bit are arranged in bit-position to form a periodically depunctured first parity check code (PCC1<sub>dep</sub>), and that the second parity check bits and the at least one patched zero-bit are arranged in bit position to form a periodically depunctured second parity check code $(PCC2_{dep})$ . In this embodiment, the depunctured systematic code $(\hat{SC}_{dep})$ , the depunctured first parity check code $(PCC1_{dep})$ and the depunctured second parity check code (PCC2<sub>den</sub>) cooperatively constitute the depunctured turbocoded digital data that corresponds to the turbo-coded digital [0042] As a simple example of zero-patch operation for a punctured 15-bit parity check code, denoted as $P_{00}^{**}P_{03}^{*********}P_{12}^{***}$ , by the zero-patch module 4, where "\*" denotes a punctured bit, a depunctured 15-bit check code is thus obtained $P_{00}$ \*\* $P_{03}$ \*\*0\*\*0\*\* $P_{12}$ \*\*. Therefore, the zero-patch module 4 can also be deemed as a depuncture mechanism that enables non-periodically punctured codes to be decoded using the reciprocal dual trellis. It is evident from this simple example that every two adjacent ones of the parity check. bits (P<sub>00</sub>, P<sub>03</sub>, P<sub>12</sub>) and the patched zero-bits are spaced apart by two punctured bits (\*), hence the parity check bits and the patched zero-bits form a periodically depunctured parity check code. [0043] In this embodiment, for the depunctured first/ second parity check code $(PCC1_{dep}/PCC2_{dep})$ , when Ep/D≥1/2, any two adjacent ones of the first/second parity check bits and the at least one patched zero-bit are successive in bit-position. In this case, the number of the patched zero-bit(s) of the depunctured first/second parity check code $(PCC1_{dep}/PCC2_{dep})$ is identical to the number of the punctured bit(s) of the D-bit first second parity check code. When 1/2>Ep/D≥1/4, any two adjacent ones of the first/second parity check bits and the at least one patched zero-bit are spaced by one bit position. When 1/4>Ep/D≥1/8, any two adjacent ones of the first/second parity check bits and the at least one patched zero-bit are spaced by three bit positions. When 1/8>Ep/D≥1/16, any two adjacent ones of the first/ second parity check bits and the at least one patched zero-bit are spaced by seven bit positions. When 1/16>Ep/D≥1/32, any two adjacent ones of the first/second parity check bits and the at least one patched zero-bit are spaced by fifteen bit positions. When Ep/D<1/32, any two adjacent ones of the first/second parity check bits and the at least one patched zero-bit are spaced by thirty-one bit positions. [0044] The turbo decoder 5, such as an iterative decoder, is connected electrically to the zero-patch module 4 and the trellis controller 3 for receiving the trellis control output from the trellis controller 3 and the depunctured turbo-coded digital data (i.e., the depunctured systematic code ( $SC_{dep}$ ), the depunctured first parity check code ( $PPC1_{dep}$ ) and the depunctured second parity check code ( $PPC2_{dep}$ )) from the zero-patch module 4. The turbo decoder 5 is capable of providing the different decoding trellises, and is configured to selectively provide the target one of the different decoding trellises based on the trellis control output and to decode the depunctured systematic code ( $SC_{dep}$ ), the depunctured first parity check code ( $PPC1_{dep}$ ) and the depunctured second parity check code ( $PPC2_{dep}$ ) using the target one of the decoding trellises. In this embodiment, for example, the turbo decoder 5 may have a hardware configuration similar to that of the iterative decoder 20 shown in FIG. 3. Mar. 1, 2018 [0045] FIG. 5 illustrates an exemplarily configuration of each SISO decoder included in the turbo decoder 5. The SISO decoder includes some common hardware components encircled by an imaginary line (long-dash-short-dash line) of FIG. 5, and an LLR (log likelihood ratio) computation module 7. Since the feature of this disclosure does not reside in the configurations of the common hardware components, which are known to those in the art, details of the same are omitted herein for the sake of brevity. It should be noted that the LLR computation module 7 includes a plurality of LLR computation units 71, 71', and an LLR controller 72 connected electrically to the LLR computation units 71, 71' and to the trellis controller 3 (not shown in the drawing). In this embodiment, the number of the LLR computation units 71, 71' may be, but not limited to, 32. The LLR controller 72 receives the trellis control output from the trellis controller 3, and is configured to control operations of the LLR computation units 71, 71' based on the trellis control output in a way that the LLR computation unit 71' is normally activated and the number of all activated ones of the LLR computation units 71, 71' is the same as the number of periods of the target decoding trellis indicated by the trellis control output. Therefore, for example, if the target decoding trellis indicated by the trellis control output is the conventional trellis, the common hardware components and the LLR computation unit 71' cooperatively contribute to the conventional trellis in operation. As another example, if the target decoding trellis indicated by the trellis control output is the period-4 reciprocal dual trellis, the common hardware components, the LLR computation unit 71' and another three activated LLR computation units 71 cooperatively contribute to the period-4 reciprocal dual trellis in operation. [0046] As an example at a transmitter, referring to FIG. 6, an original 196-bit systematic code is shown to be in the form of a two-dimensional matrix that has a SW size (i.e., a number of columns as shown) of 32 and that is obtained after the inter-column permutation operation based on a predetermined rule defined by the LTE-A protocol, wherein "X" denotes a null digit, "y00" to "y191" denote respectively first to 192<sup>th</sup> information bits, and "T00" to "T03" denote respectively first to fourth tail bits. In this example, D=196, and K=192 (=D-4). Similarly, an original 196-bit first/ second parity check code corresponding to the original 196-bit systematic code has the same construction as shown in FIG. 6. For transmission of turbo-coded digital data having a 362-bit length, i.e., L=362, based on the puncture parameter of RV=0, a puncture procedure for the original 192-bit systematic code s performed by puncturing twelve bits in the first and second columns of the two-dimensional matrix of FIG. 6, i.e., y04, y36, y68, y100, y132, y164, y20, y52, y84, y116, y148 and y180 located in gray-filled elements of the matrix depicted in FIG. 7, such that a 184-bit punctured systematic code is thus obtained, as indicated by gridded elements of the matrix depicted in FIG. 7. On the other hand, the original 196-bit first/second parity check code is punctured to be an 89-bit punctured first/second parity check code, as indicated by gridded elements of the matrix depicted in FIG. 8. In this case, the 184-bit punctured systematic code, the 89-bit punctured first parity check code and the 89-bit punctured second parity check code cooperatively constitute the turbo-coded digital data to be transmitted to and decoded by the turbo decoder system of this disclosure. [0047] According to the above example, after receipt of the turbo-coded digital data, L, D and the puncture parameter from the transmitter by the turbo decoder system, the trellis controller 3 obtains Ep=89 (= $1/2\times(362-(196-12))$ ) and the code rate of the turbo-coded digital data being 0.53 (=K/L=192/362), calculates the value of Ep/D to be 0.454 (=89/196), and generates, based on the code rate of 0.53, the trellis control output indicating the period-2 reciprocal dual trellis as the target decoding trellis. Then, the zero-patch module 4 patches twelve zeros into the 184-bit systematic code respectively at bit positions of all the punctured bits, i.e., y04, y36, y68, y100, y132, y164, y20, y52, y84, y116, y148 and y180 located in the gray-filled elements of the matrix depicted in FIG. 7, to form a 196-bit depunctured systematic code. Since 1/2>Ep/D≥1/4, the zero-patch module 4 patches nine zeros into the first/second parity check code respectively at bit positions of nine of the punctured bits, i.e., y146, y178, y02, y34, y66, y98, y130, y162 and T02 located in gray-frilled elements of the matrix depicted in FIG. 8, so that any two adjacent ones of the first/second parity check bits and the patched zero-bits are spaced by one bit position to form a 89-bit depunctured first/second check code. Thereafter, the LLR controller 72 of each SISO decoder of the turbo decoder 5 activates, based on the trellis control output indicating the period-2 reciprocal dual trellis as the target decoding trellis, to perform LLR computation. [0048] FIG. 9 exemplarily illustrates simulated bit error rate (PER) performances for the above rate-0.53 turbocoded digital data, which has been non-periodically punctured, obtained with the same SW size of 32 respectively by a conventional turbo decoder with the conventional radix-2 trellis, and the turbo decoder system with the period-2 reciprocal dual trellis. From FIG. 9, the turbo decoder system of this disclosure can achieve similar PER performance as with the period-2 reciprocal dual trellis of the turbo decoder system can raise the decoding speed up to about two times the decoding speed of the conventional turbo decoder with the conventional radix-2 trellis. [0049] FIG. 10 exemplarily illustrates simulated bit error rate (BER) performances for another rate-0.85 turbo-coded digital data, which has been non-periodically punctured, obtained respectively by the conventional turbo decoder with the conventional radix-2 trellis with the SW size of 64, and the turbo decoder system with the period-8 reciprocal dual trellis with the SW size of 12. From FIG. 10, the turbo decoder system of this disclosure can achieve similar BER performance as with the prior art. It is noted that, the SISO decoders with the period-8 reciprocal dual trellis of the turbo decoder system can raise the decoding speed up to about eight times the decoding speed of the conventional turbo decoder with the conventional radix-2 trellis. [0050] To sum up, due to the presence of the trellis controller 3 and the zero-patch module 4, the turbo decoder system of this disclosure can decode, using the target decoding trellis with a relatively small size of SW, the non-periodically punctured turbo-coded digital data with its code rate being within a wide range at a relatively fast decoding speed, thereby ensuing relatively high decoding throughout under relatively small circuit area requirement. [0051] In the description above, for the purposes of explanation, numerous specific details have been set forth in order to provide a thorough understanding of the embodiment(s). It will be apparent, however, to one skilled in the art, that one or more other embodiments maybe practiced without some of these specific details. It should also be appreciated that reference throughout this specification to "one embodiment," "an embodiment," an embodiment with an indication of an ordinal number and so forth means that a particular feature, structure, or characteristic may be included in the practice of the disclosure. It should be further appreciated that in the description, various features are sometimes grouped together in a single embodiment, figure, or description thereof for the purpose of streamlining the disclosure and aiding in the understanding of various inventive aspects. [0052] While the disclosure has been described in connection with what is considered the exemplary embodiment, it is understood that this disclosure is not limited to the disclosed embodiment but is intended to cover various arrangements included within the spirit and scope of the broadest interpretation so as to encompass all such modifications and equivalent arrangements. What is claimed is: - 1. A method of de-puncturing turbo-coded digital data implemented by a de-puncturing device, the turbo-coded digital data corresponding to transmitted turbo-coded digital data that is obtained by puncturing original turbo-coded digital data based on a predetermined wireless communication protocol, the original turbo-coded digital data including a D-bit systematic code, and a D-bit parity check code for error correction, the turbo-coded digital data having an L-bit length and including a systematic code, which consists of a plurality of systematic bits, and a parity check code, which consists of a plurality of parity check bits, said method comprising steps of: - a) obtaining a number Ep of the parity check bits of the parity check code of the turbo-coded digital data based on L, D, and a puncture parameter defined by the predetermined wireless communication protocol and associated with a number of punctured bits from the D-bit systematic code of the original turbo-coded digital data, where Ep is a positive integer; - b) when there is any punctured bit existing in the systematic code of the turbo-coded digital data, patching one or more zeros into the systematic code of the turbo-coded digital data respectively at bit position(s) of the punctured bit(s) to form a depunctured systematic code; and - c) patching, based on the value of Ep/D, at least one zero into the parity check code of the turbo-coded digital data in a manner that the parity check bits and the at least one patched zero-bit are arranged in bit-position to form a periodically depunctured parity check code that cooperates with the depunctured systematic code to - constitute depunctured turbo-coded digital data corresponding to the turbo-coded digital data. - 2. The method as claimed in claim 1, the predetermined wireless communication protocol being a long term evolution-advanced (LTE-A) protocol, wherein, in step c), for the depunctured parity check code: - when Ep/D≥1/2, any two adjacent ones of the parity check bits and the at least one patched zero-bit are successive in bit-position; - when 1/2>Ep/D≥1/4, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by one bit position; - when 1/4>Ep/D≥1/8, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by three bit positions; - when 1/8>Ep/D≥1/16, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by seven bit positions; - when 1/16>Ep/D≥1/32, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by fifteen bit positions; and - when Ep/D<1/32, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by thirty-one bit positions. - 3. A device for de-puncturing turbo-coded digital data to generate depunctured turbo-coded digital data, the turbo-coded digital data corresponding to a transmitted turbo-coded digital data that is obtained by puncturing an original turbo-coded digital data based on a predetermined wireless communication protocol, the original turbo-coded digital data including a D-bit systematic code, and a D-bit parity check code for error correction, the turbo-coded digital data having an L-bit length and including a systematic code, which consists of a plurality of systematic bits, and a parity check code, which consists of a plurality of parity check bits, said device comprising: - a trellis controller configured to - obtain a number Ep of the parity check bits of the parity check code of the turbo-coded digital data based on L, D, and a puncture parameter defined by the predetermined wireless communication protocol and associated with a number of punctured bits from the D-bit systematic code of the original turbo-coded digital data, where Ep is a positive integer, - calculate the value of Ep/D, and - generate, based on the code rate of the turbo-coded digital data, a trellis control output that indicates a target one of different decoding trellises to be used by a turbo decoder to decode the depunctured turbocoded digital data; and - a zero-patch module used to receive the turbo-coded digital data, and connected electrically to said trellis controller for receiving the value of Ep/D therefrom, said zero-patch module being configured to - when there is any punctured bit existing in the systematic code of the turbo-coded digital data, patch one or more zeros into the systematic code of the turbo-coded digital data respectively at bit position(s) of the punctured bit(s) to form a depunctured systematic code, and - patch, based on the value of Ep/D, at least one zero into the parity check code of the turbo-coded digital data in a manner that the parity check bits and the at least one patched zero-bit are arranged bit-position to - form a periodically depunctured parity check code that cooperates with the depunctured systematic code to constitute the depunctured turbo-coded digital data. - 4. The device as claimed in claim 3, wherein: - the predetermined wireless communication protocol is a long term evolution-advanced (LTE-A) protocol; and for the depunctured parity check code, - when Ep/D≥1/2, any two adjacent ones of the parity check bits and the at least one patched zero-bit are successive in bit-position, - when 1/2>Ep/D≥1/4, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by one bit position, - when 1/4>Ep/D≥1/8, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by three bit positions, - when 1/8>EpD/D≥1/16, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by seven bit positions, - when 1/16>Ep/D≥1/32, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by fifteen bit positions, and - when Ep/D≥1/32, any two adjacent ones of the parity check bits and the at least one patched zero-bit are spaced by thirty-one bit positions. - 5. The device as claimed in claim 4, wherein the different decoding trellises include a trellis suitable for a code rate ranging from 1/3 to 1/2, a period-2 reciprocal dual trellis suitable for a code rate ranging from 1/2 to 2/3, a period-4 reciprocal dual trellis suitable for a code rate ranging from 2/3 to 4/5, a period-8 reciprocal dual trellis suitable for a code rate ranging from 4/5 to 8/9, a period-16 reciprocal dual trellis suitable for a code rate rand of from 8/9 to 16/17, and a period-32 reciprocal dual trellis suitable for a code rate larger than 16/17. - 6. The device as claimed in claim 5, wherein: - when Ep/D≥1/2, the target decoding trellis is the trellis suitable for a code rate ranging from 1/3 to 1/2; - when 1/2>Ep/D≥1/4, the target decoding trellis is the period-2 reciprocal dual trellis; - when 1/4>Ep/D≥1/8, the target decoding trellis is the period-4 reciprocal dual trellis; - when 1/8>Ep/D≥1/16, the target decoding trellis is the period-8 reciprocal dual trellis; - when 1/16>Ep/D≥1/32, the target decoding trellis is the period-16 reciprocal dual trellis; and - when Ep/D≥1/32, the target decoding trellis is the period-32 reciprocal dual trellis. - 7. A turbo decoder system for decoding turbo-coded digital data, the turbo-coded digital data corresponding to a transmitted turbo-coded digital data that is obtained by puncturing an original turbo-coded digital data based on a predetermined wireless communication protocol, the original turbo-coded digital data including a D-bit systematic code, and a D-bit first parity check code and a D-bit second parity check code for error correction, the turbo-coded digital data having an L-bit length and including a systematic code, which consists of a plurality of systematic bits, a first parity check code, which consists of a plurality of first parity check bits, and a second parity check code, which consists of a plurality of second parity check bits, said turbo decoder system comprising: 7 a trellis controller configured to obtain a number Ep of the first/second parity check bits of the first/second parity check code of the turbo-coded digital data based on L, D, and a puncture parameter defined by the predetermined wireless communication protocol and associated with a number of punctured bits from the D-bit systematic code of the original turbo-coded digital data, where Ep is a positive integer, calculate the value of Ep/D, and generate, based on the code rate of the turbo-coded digital data, a trellis control output that indicates a target one of different decoding trellises; a zero-patch module used to receive the turbo-coded digital data, and connected electrically to said trellis controller for receiving the value of Ep/D therefrom, said zero-patch module being configured to when there is any punctured bit existing in the systematic code of the turbo-coded digital data, patch one or more zeros into the systematic code of the turbo-coded digital data respectively at bit position(s) of the punctured bit(s) to form a depunctured systematic code, and patch, based on the value of Ep/D, at least one zero into each of the first and second parity check codes of the turbo-coded digital data in a manner that the first parity check bits and the at least one patched zero-bit are arranged in bit-position to form a periodically depunctured first parity check code, and that the second parity check bits and the at least one patched zero-bit are arranged in bit position to form a periodically depunctured second parity check code; and - a turbo decoder connected electrically to said trellis controller and said zero-patch module for receiving the trellis control output from said trellis controller, and the depunctured systematic code, the depunctured first parity check code and the depunctured second parity check code from said zero-patch module, said turbo decoder being capable of providing the different decoding trellises, and being configured to provide the target one of the different decoding trellises based on the trellis control output and to decode the depunctured systematic code, the depunctured first parity check code and the depunctured second parity check code using the target one of the decoding trellises. - 8. The turbo decoder system as claimed in claim 7, wherein: the predetermined wireless communication protocol is a long term evolution-advanced (LTE-A) protocol; and for the depunctured first/second parity check code, when Ep/D≥1/2, any two adjacent ones of the first/ second parity check bits and the at least one patched zero-bit are successive in bit-position, when 1/2>Ep/D≥1/4, any two adjacent ones of the first/second parity check bits and the at least one patched zero-bit are spaced by one bit position, when 1/4>Ep/D≥8, any two adjacent ones of the first/ second parity check bits and the at least one patched zero-bit are spaced by three bit positions, when 1/8>Ep/D≥1/16, any two adjacent ones of the first/second parity check bits and the at least one patched zero-bit are spaced by seven bit positions, when 1/16>Ep/D≥1/32, any two adjacent ones of the first/second parity check bits and the at least one patched zero-bit are spaced by fifteen bit positions, and when Ep/D<1/32 any two adjacent ones of the first/ second parity check bits and the at least one patched zero-bit are spaced by thirty-one bit positions. - 9. The turbo decoder system as claimed in claim 8, wherein the different decoding trellises includes a trellis suitable for a code rate ranging from 1/3 to 1/2, a period-2 reciprocal dual trellis suitable for a code rate ranging from 1/2 to 2/3, a period-4 reciprocal dual trellis suitable for a code rate ranging from 2/3 to 4/5, a period-8 reciprocal dual trellis suitable for a code rate ranging from 4/5 to 8/9, a period-16 reciprocal dual trellis suitable for a code rate ranging from 8/9 to 16/17, and a period-32 reciprocal dual trellis suitable for a code rate larger than 16/17. - 10. The turbo decoder system as claimed in claim 9, wherein: when Ep/DL≥1/2, the target decoding trellis is the trellis suitable for a code rate ranging from 1/3 to 1/2; when 1/2>Ep/D≥1/4, the target decoding trellis is the period-2 reciprocal dual trellis; when 1/4>Ep/D≥1/8, the target decoding trellis is the period-4 reciprocal dual trellis; when 1/8>Ep/D≥1/16, the target decoding trellis is the period-8 reciprocal dual trellis; when 1/16>Ep/D≥1/32, the target decoding trellis is the period-16 reciprocal dual trellis; and when Ep/D<1/32, the target decoding trellis is the period-32 reciprocal dual trellis. \* \* \* \* \*