# A Filtered SVPWM for Multiphase Voltage Source Inverters Considering Finite Pulse-Width Resolution Keng-Yuan Chen and Jwu-Sheng Hu, Member, IEEE Abstract—A filtered space-vector pulse-width modulation (SVPWM) considering finite pulse-width resolution is proposed to produce a switching sequence with reduced baseband harmonics for multiphase voltage source inverters (VSI). The conventional SVPWM is sensitive to the pulse-width resolution which leads to increased harmonic distortion in digital-based implementations. By incorporating a pseudofeedback loop regarding weighted voltage difference between desired and produced phase voltages, the quantization error induced by finite pulse-width resolution is compensated, yielding a better tracking performance. The gating signals for multiphase VSIs are presented through rigorous mathematical derivation. In simulations and experiments, harmonic distortions of SVPWMs with and without filter compensation under various pulse-width resolutions are shown. The results confirm the effectiveness of the proposed scheme. The main advantage realized is reduction of acoustic noise and increased tracking accuracy. Index Terms—Maximum modulation index, multiphase, pulsewidth modulation (PWM), space vector, voltage-source inverters. ## I. INTRODUCTION 7 ARIOUS pulse-width modulations (PWM) such as thirdharmonic injection PWM [1], zero-sequence injection PWM [2], space-vector PWM (SVPWM) [3]-[9], and unified PWM [5] have been proposed to generate the control commands of three-phase voltage source inverter (VSI) for ac variablespeed drives. In recent years, multiphase PWMs have been proposed because of their increased efficiency [10], reduced torque pulsation, improved fault tolerance [11], [12], and lower power handling requirement [13] by adopting multiphase machines. For example, both five-phase [14] and seven-phase [15] PWMs were derived using multiple d-q spaces concept. A six-phase PWM [16] was proposed based on vector space decomposition. A nine-phase PWM [17] considering load circuits of different gating patterns was reported. The work in [18] presented a unified solution to general multiphase PWM by solving the signal matching problem. Manuscript received June 7, 2011; revised September 5, 2011 and October 27, 2011; accepted December 16, 2011. Date of current version April 3, 2012. This work was supported by the National Science Council of the Republic of China, Taiwan, under Contract NSC 99-2221-E-009-187. Recommended for publication by Associate Editor R. Burgos. K.-Y. Chen is with the Mechanical and System Laboratory, Industrial Technology Research Institute, Hsinchu 300, Taiwan (e-mail: bettery33@gmail.com). J.-S. Hu is with the Department of Electrical Engineering, National Chiao Tung University, Hsinchu 300, Taiwan (e-mail: jshu@cn.nctu.edu.tw). Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org. Digital Object Identifier 10.1109/TPEL.2011.2181190 In recent years, the embedded digital signal processor that allows real-time multichannel digital modulation has been generally used [19], [20]. In the digital implementation, multiphase reference voltages are sampled and fed into the digital modulator to produce gating signals at a constant clock rate f. This means a finite pulse-width resolution because the gating state transition can only occur at some specific time instants depending on f. This will result in a deviation of produced phase voltages from the desired phase voltages, i.e., increasing harmonic distortion especially for a small modulation index signal. For example, when system master clock frequency and reference sampling frequency are given as 48 and 3 kHz, respectively, the maximum refreshing rate of gating signals is $f = 48 \,\mathrm{kHz}$ and the pulse-width resolution is 4-bit within each input period $(48k = 3k \times 2^4)$ . Thus, the worst-case rounding error for the duty ratio is 1/32 = 0.03125. For small modulation index, the effect of error on signal distortion becomes quite significant. Further, if a 16-bit pulse-width resolution is desired, the master clock needed is 196.61 MHz for 3 kHz reference sampling frequency and is about 1.31 GHz for ultrasonic carrier. This will increase the cost and power consumption of the devices. Methods to reduce acoustic noise and harmonic distortion of three-phase motor drives include random PWM with fixed switching frequency [21], [22] and random switching frequency PWM [19], [23]. However, all of them concern about the tonal components caused by intrinsic PWM characteristic. In recent years, a novel selective harmonic elimination considering complete system optimization [24] and a generic six-step direct PWM for a current-controlled converter [25] have been proposed. The advantages include increased dc-current utilization and reduced switching frequency [25]. To alleviate the adverse effect induced by finite pulse-width resolution, proposals in [26] and [27] were reported to achieve higher precision of duty ratios without increasing clock rate. In [26], a single-phase PWM to regulate a dc voltage command was proposed by using an error accumulator and lookup tables. The method in [27] uses random numbers to compensate the remainder value of the desired voltage command. None of the work mentioned earlier dealt with the problem in multiphase systems. A feedback quantization scheme proposed in [28] for three-phase VSI spreads the spectrum of the produced phase currents/voltages in a wide frequency band. The general solution using SVPWM for multiphase VSIs was reported in [18]. The multiphase SVPWM was formulated as a matching problem between the reference and the switching waveform without considering the finite pulse-width resolution. In this study, the frequency-weighted error due to finite resolution is considered in the objective function to emphasize the quality of in-band signal matching. The frequency weighting is realized by filtering the error signals. This results in a multiple-input—multiple-output (MIMO) pseudofeedback architecture. Based on similar analysis in [18], the block diagram for VSI systems of any phase number can be obtained. The rest of this paper is organized as follows. Section II gives the mathematical formulation of the proposed modulator and solves the optimal matching problem. The analyses of conduction time and quantization error of the proposed modulator are shown in Section III. Section IV presents an implementation of the modulator without using multipliers as well as simulation results for various pulse-width resolutions. Conclusions are drawn in Section VI. #### II. FILTERED SVPWM WITH PSEUDOFEEDBACK #### A. Multiphase Voltage Source Inverter Fig. 1 depicts the simplified structure of an N-phase VSI where $S_1, S_2, \ldots, S_N$ are the output phase voltages of the inverter (with reference to the neutral point). Two switching states exist in one phase leg: only the upper or the lower switch is turned ON. The switching state is denoted as +1 (0) when the upper (lower) switch of the phase leg is turned ON. Then, the gating states can be represented by a vector $\mathbf{s} = \begin{bmatrix} s_1 & s_2 & \cdots & s_N \end{bmatrix}^T$ where $s_1, s_2, \ldots, s_N \in \{0,1\}$ are the states of phase legs. Equation (1) gives the relationship between phase voltage vector, $\mathbf{S} = \begin{bmatrix} S_1 & S_2 & \cdots & S_N \end{bmatrix}^T$ , and the gating state. Notably, for an N-phase VSI, $\mathbf{2}^N$ gating states exist and each corresponds to a different phase voltage vector (also called a space vector) except for two zero switching states, $\mathbf{s} = \begin{bmatrix} 0 & \cdots & 0 \end{bmatrix}^T$ and $\mathbf{s} = \begin{bmatrix} 1 & \cdots & 1 \end{bmatrix}^T$ $$S = \begin{bmatrix} S_1 \\ S_2 \\ \vdots \\ S_N \end{bmatrix}$$ $$= \begin{bmatrix} (N-1)/N & -1/N & \cdots & -1/N \\ -1/N & (N-1)/N & \ddots & \vdots \\ \vdots & \ddots & \ddots & -1/N \\ -1/N & \cdots & -1/N & (N-1)/N \end{bmatrix}$$ $$\times \begin{bmatrix} s_1 \\ s_2 \\ \vdots \\ s_N \end{bmatrix} \stackrel{\triangle}{=} S_c s. \tag{1}$$ Remark 1: Multiplying $[1 \cdots 1]$ on both sides of (1), we obtain that the phase voltage vector produced by the N-phase VSI (for the y-connected load) must satisfy $\sum_{j=1}^{N} S_j = 0$ . # B. Signal Matching Objective Given a desired phase voltage **r**, the objective of the modulator is to produce gating signals for VSI to recover the desired phase voltages on load windings. However, the phase voltages produced are restricted. For example, only seven different phase Fig. 1. N-phase VSI topology. Fig. 2. Model circuit of a winding of a motor. voltages $$\mathbf{P} = \left\{ \begin{bmatrix} 0\\0\\0\\0 \end{bmatrix}, \begin{bmatrix} 2/3\\-1/3\\-1/3 \end{bmatrix}, \begin{bmatrix} -1/3\\2/3\\-1/3 \end{bmatrix}, \begin{bmatrix} -1/3\\-1/3\\2/3 \end{bmatrix}, \begin{bmatrix} -2/3\\1/3\\1/3 \end{bmatrix}, \right\}$$ $$\begin{bmatrix} 1/3\\-2/3\\1/3 \end{bmatrix}, \begin{bmatrix} 1/3\\1/3\\-2/3 \end{bmatrix}$$ can be produced by a three-phase VSI. Therefore, it is necessary to consider the characteristics of the load. The load is usually approximated by a serial-connected resistance and inductance circuit (refer to Fig. 2). The phase current is expressed by passing the produced phase voltage through a low-pass filter $$i_1 = \frac{1}{sL + R} S_1. (2)$$ For an N-phase sinusoidal reference input $\mathbf{r}$ with phase shift $2\pi/N$ , it is intuitive that the desired phase currents are also N-phase sinusoidal waves. Therefore, the objective is to find the switching states (gating states) such that the produced phase voltages are sinusoidal waves after low-pass filtering or alternatively, the difference between desired and produced phase voltages within low frequency band shall be minimized. # C. Problem Formulation The *N*-dimensional desired phase voltage vector satisfying (3) can be written in the form $\mathbf{r} = \begin{bmatrix} S_1^* & S_2^* & \cdots & S_N^* \end{bmatrix}^T$ where $$S_1^* + S_2^* + \dots + S_N^* = 0. (3)$$ Assume that the controller input sampling frequency is $f_c$ and that the pulse-width resolution within each input period is b bits, i.e., the controller outputs are updated at a rate $2^b \times f_c$ Hz. The average phase voltage produced on the windings within one input period is $$\bar{\mathbf{v}}(k) = \frac{1}{2^b} \sum_{j=0}^{2^b - 1} \mathbf{v}(j) = \frac{1}{2^b} \sum_{j=0}^{2^b - 1} \mathbf{S}_c \mathbf{s}(j)$$ (4) where $\mathbf{v}(j)$ , one of the space vectors, is the corresponding phase voltage vector induced by the jth selected gating state s(i) within one input period. Note that the image of $\bar{v}$ is all possible linear combinations of $2^b$ basic vectors. The objective of the proposed modulator is to determine gating states (or $\mathbf{v}(j)$ ) that minimize filtered error power within each input period. The filtered error is represented as $$\mathbf{E}(\mathbf{z}) = \mathbf{W}(z) \left( \mathbf{R}(z) - \bar{\mathbf{V}}(z) \right) \tag{5}$$ where $\mathbf{W}(z)$ is an $N \times N$ filter matrix and $\mathbf{R}(z)$ , $\mathbf{\bar{V}}(z)$ are ztransform of the elements in $\mathbf{r}, \bar{\mathbf{v}}$ , respectively. A pth-order lowpass filter, denoted as w(z), is selected as the weighting filter for each phase to enhance low-frequency-band performance, i.e., $\mathbf{W}(z)$ is a diagonal matrix with w(z), a single-input-singleoutput (SISO) transfer function, on its diagonal terms. w(z) can be represented in the state-space form as $$w(z) = d + \mathbf{c} (z\mathbf{I} - \mathbf{a})^{-1} \mathbf{b}$$ (6) where $\mathbf{a} \in R^{p \times p}$ , $\mathbf{b} \in R^p$ , $\mathbf{c} \in R^{1 \times p}$ , and $d \in R$ . Further, the state-space form of $\mathbf{W}(z)$ is $$\mathbf{x}(k+1) = \mathbf{A}\mathbf{x}(k) + \mathbf{B}(\mathbf{r}(k) - \bar{\mathbf{v}}(k))$$ $$\mathbf{e}(k) = \mathbf{C}\mathbf{x}(k) + \mathbf{D}(\mathbf{r}(k) - \bar{\mathbf{v}}(k))$$ (7) where $e(k) \in \mathbb{R}^N$ is the filtered error vector and $\mathbf{x}(k) \in \mathbb{R}^{pN}$ is a system state vector. Then, (A,B,C,D) can be written as $$\min_{\mathbf{v}(j) \in \text{basic vectors}} \|\mathbf{e}(k)\|_{2}^{2} = \min_{\mathbf{v}(j) \in \text{basic vectors}}$$ $$\|\mathbf{C}\mathbf{x}(k) + \mathbf{D}\mathbf{r}(k) - \mathbf{D}\bar{\mathbf{v}}(k)\|_{2}^{2} \tag{9}$$ where $\bar{\mathbf{v}}(k) = \frac{1}{2^b} \sum_{j=0}^{2^b-1} \mathbf{S}_c \mathbf{s}(j)$ . #### D. Solution of the Minimization Problem The solution to (9) is split into three parts: 1) Finding a feasible and optimal $\bar{\mathbf{v}}(k)$ , denoted as $\mathbf{v}^*(k)$ , such that power of filtered error is minimized; 2) solving the matching problem $\bar{\mathbf{v}}(k) =$ $\frac{1}{2^{b}}\sum_{j=0}^{2^{b}-1}\mathbf{S}_{c}\mathbf{s}\left(j\right)=\mathbf{v}^{*}\left(k\right)$ to obtain $\mathbf{s}\left(j\right)$ ; and 3) gating signal 1) Optimal Solution of $\bar{\mathbf{v}}(k)$ and its Feasibility: Intuitively (refer to (7)), the minimum value of (9) occurs when e(k) = 0or $$\bar{\mathbf{v}}(k) = \mathbf{D}^{-1}\mathbf{C}\mathbf{x}(k) + \mathbf{r}(k) \stackrel{\Delta}{=} \mathbf{v}^{*}(k).$$ (10) Regardless of the pulse-width resolution b, $\mathbf{v}^*(k)$ is feasible only if (see Remark 1) $$[1 \cdots 1] \mathbf{v}^*(k) = 0.$$ (11) To prove that $\mathbf{v}^*(k)$ is always feasible when $\begin{bmatrix} 1 & \cdots & 1 \end{bmatrix} \mathbf{r} =$ 0, $\mathbf{v}^*(k)$ in (10) is written as a linear combination of $\mathbf{r}(k)$ and $\bar{\mathbf{v}}(k)$ using (6)–(8) $$\mathbf{v}^{*}(k) = \mathbf{D}^{-1}\mathbf{C}\mathbf{x}(k) + \mathbf{r}(k)$$ $$= \mathbf{D}^{-1}\mathbf{C}\sum_{j=0}^{k-1}\mathbf{A}^{k-1-j}\mathbf{B}(\mathbf{r}(j) - \bar{\mathbf{v}}(j)) + \mathbf{r}(k)$$ $$= \sum_{j=0}^{k-1}d^{-1}\mathbf{c}\mathbf{a}^{k-1-j}\mathbf{b}(\mathbf{r}(j) - \bar{\mathbf{v}}(j)) + \mathbf{r}(k). \quad (12)$$ Because $\begin{bmatrix} 1 & \cdots & 1 \end{bmatrix} \mathbf{r} = 0$ and $\begin{bmatrix} 1 & \cdots & 1 \end{bmatrix} \mathbf{\bar{v}} = 0$ , (11) is always true. 2) General Solution of Matching Problem: Once the optimal and feasible value $v^*$ is obtained, the next step is to find the appropriate gating states such that the produced average phase voltage (within one input period) equals v\*. Refer to (1), the instantaneous phase voltage can be obtained by multiplying the $$\mathbf{S} = \begin{bmatrix} S_1 \\ S_2 \\ \vdots \\ S_N \end{bmatrix}$$ $$= \begin{bmatrix} (N-1)/N & -1/N & \cdots & -1/N \\ -1/N & (N-1)/N & \ddots & \vdots \\ \vdots & \ddots & \ddots & -1/N \\ -1/N & \cdots & -1/N & (N-1)/N \end{bmatrix}$$ $$\times \begin{bmatrix} s_1 \\ s_2 \\ \vdots \\ s_N \end{bmatrix} \stackrel{\triangle}{=} \mathbf{S}_c \mathbf{s}.$$ Under b-bit pulse-width resolution, $2^b$ phase voltages (switching states) are selected within one input period and the average phase voltage must equal $\mathbf{v}^*(k)$ , i.e., from (4) and (10) $$\bar{\mathbf{v}}(k) = \frac{1}{2^{b}} \sum_{j=0}^{2^{b}-1} \mathbf{S}_{c} \mathbf{s}(j) = \mathbf{v}^{*}(k) = \mathbf{D}^{-1} \mathbf{C} \mathbf{x}(k) + \mathbf{r}(k)$$ (13) where $\mathbf{s}(j)$ is the instantaneous switching state and $\mathbf{S}_c\mathbf{s}(j)$ the instantaneous phase voltages. To solve (13), first observe that elements in $\mathbf{s}(j) \in R^N$ are either 0 or 1 to describe the ON/OFF status of the VSI. As a result, elements of the vector $\frac{1}{2^b} \sum_{j=0}^{2^b-1} \mathbf{s}(j) \stackrel{\Delta}{=} \Theta = \begin{bmatrix} \alpha_1 & \alpha_2 & \cdots & \alpha_N \end{bmatrix}^T$ belong to the set $$_{b} = \left\{0, \frac{1}{2^{b}}, \frac{2}{2^{b}}, \frac{3}{2^{b}}, \cdots \frac{2^{b} - 1}{2^{b}}, 1\right\}.$$ Note that the *i*th element of $\Theta$ is the duty cycle for the *i*th inverter phase leg and the finite set $S_b$ is induced by the *b*-bit pulse-width resolution within one input period. Once the vector $\Theta$ is obtained, the gating signal can be produced accordingly. From (13) and the definition of $\Theta$ , we can write the matching problem as $$\mathbf{S}_{c}\mathbf{\Theta} = \mathbf{D}^{-1}\mathbf{C}\mathbf{x}\left(k\right) + \mathbf{r}\left(k\right) \tag{14}$$ where elements of $\Theta$ belong to $\mathbb{S}_b$ . The next step would be finding $\Theta$ with elements belonging to $\mathbb{S}_b$ that satisfy (14). The process is similar to the one in [18] that derives the general solution of multiphase SVPWM. It was proved in [18] that the circulant and symmetric matrix $\mathbf{S}_c$ has eigenvalues $\xi_n$ , n=0-N-1, in the form $$\xi_n = 1 - \frac{1}{N} \sum_{m=0}^{N-1} \phi_n^m$$ , where $\phi_n = e^{-(2\pi n/N)j}$ and the associated eigenvectors are $$\mathbf{v}_n = \frac{1}{\sqrt{N}} \begin{bmatrix} 1 & \phi_n & \phi_n^2 & \cdots & \phi_n^{N-1} \end{bmatrix}^T.$$ Obviously, the matrix $\mathbf{S}_c$ has an eigenvalue of zero and all other eigenvalues are 1. The eigenvector corresponding to the zero eigenvalues is $\mathbf{v}_0 = \begin{bmatrix} \frac{1}{\sqrt{N}} & \frac{1}{\sqrt{N}} & \cdots & \frac{1}{\sqrt{N}} \end{bmatrix}^T$ . Hence, the eigenvalue decomposition of the matrix $\mathbf{S}_c$ becomes $$\mathbf{S}_{c} = \begin{bmatrix} \mathbf{V}_{c} \\ \mathbf{v}_{0}^{T} \end{bmatrix}^{T} \begin{bmatrix} \mathbf{I} & \mathbf{0} \\ \mathbf{0} & 0 \end{bmatrix} \begin{bmatrix} \mathbf{V}_{c} \\ \mathbf{v}_{0}^{T} \end{bmatrix}$$ (15) where $V_c \in R^{(N-1)\times N}$ , whose row vectors are eigenvectors corresponding to the eigenvalue of 1. From (15), (14) becomes $$\begin{bmatrix} \mathbf{V}_c \\ 0 \end{bmatrix} \mathbf{\Theta} = \begin{bmatrix} \mathbf{V}_c \\ \mathbf{v}_0^T \end{bmatrix} \mathbf{v}^* (k) . \tag{16}$$ This leads to $$\mathbf{V}_{c}\left(\mathbf{\Theta} - \mathbf{v}^{*}\left(k\right)\right) = 0 \tag{17}$$ and $$\mathbf{v}_0^T \mathbf{v}^* (k) = 0. \tag{18}$$ Equation (18) is always true since (11) is always satisfied. From (17), the solution $(\Theta - \mathbf{v}^*(k))$ must lie in the right null space of the matrix $\mathbf{V}_c$ . One can easily see that the right null Fig. 3. Block diagram of GSG. Fig. 4. Examples of gating signals. (a) Single-sided method. (b) Central method. space is vector $\mathbf{v}_0$ as all row vectors of $\mathbf{V}_c$ are orthogonal to $\mathbf{v}_0$ . Therefore, the general solution of (17) (regardless of finite pulse-width resolution) can be represented by $$\mathbf{\Theta} = \mathbf{v}^* \left( k \right) + \lambda \mathbf{d} \tag{19}$$ where $\mathbf{d} = \begin{bmatrix} 1 & 1 & \cdots & 1 \end{bmatrix}^T$ and $\lambda$ is an arbitrary real value. Because elements in $\boldsymbol{\Theta}$ should be positive, $\lambda$ is selected to be greater than the negative value of the smallest value in the vector $\mathbf{v}^*(k)$ , i.e. $$\lambda\left(k\right) \ge -\min\left(\mathbf{v}^*\left(k\right)\right). \tag{20}$$ Notably, elements of the right-hand-side vector in (19) are arbitrary positive values, i.e., a b-bit quantization is needed to find applicable duties in $\Theta$ and is denoted as $$\mathbf{\Theta}(k) = q_b \left\{ \mathbf{v}^*(k) + \lambda \mathbf{d} \right\}$$ (21) where elements of $q_b$ {y} are defined as the nearest value of the element in $\mathbb{S}_b$ to y. The block diagram of the proposed modulator is shown in Fig. 3. In the implementation, $q_b$ {.} involves only bit truncation. 3) Gating Sequence Generation Pattern: The vector $\boldsymbol{\Theta}$ is the corresponding duties for an N-phase VSI system. Once the vector $\boldsymbol{\Theta}$ is obtained, the gating signals can be produced accordingly. As an illustrative example, define $q_b \{ \mathbf{v}^* (k) + \lambda \mathbf{d} \} = [\rho_1 \quad \rho_2 \quad \cdots \quad \rho_N]^T$ , i.e., (21) becomes $$\mathbf{\Theta}(k) = q_b \left\{ \mathbf{v}^*(k) + \lambda \mathbf{d} \right\} = \begin{bmatrix} \rho_1 & \rho_2 & \cdots & \rho_N \end{bmatrix}^T. \quad (22)$$ Fig. 4 shows two examples of the gating signals for upper switches (refer to Fig. 1). #### III. PERFORMANCE ANALYSIS ## A. Range of $\lambda$ and its Influence The value of $\Theta$ is fixed once $\lambda$ is selected [refer to (22)]. To have feasible duties, elements of $\Theta$ , $\rho_i$ , for i=1--N, should be kept within the range $0 \le \rho_i \le 1$ . Therefore, the acceptable range of $\lambda$ is limited. To see this, first define the permutation matrix $\mathbf{P}_M$ as $$\mathbf{P}_{M}\mathbf{v}^{*}\left(k\right) = \begin{bmatrix} \hat{v}_{1} & \hat{v}_{2} & \cdots & \hat{v}_{N} \end{bmatrix}^{T}$$ such that $\hat{v}_{1} \geq \hat{v}_{2} \geq \cdots \geq \hat{v}_{N}$ . (23) Therefore, $$\mathbf{P}_{M} q_{b} \left\{ \mathbf{v}^{*} \left( k \right) + \lambda \mathbf{d} \right\} = \begin{bmatrix} \hat{\rho}_{1} & \hat{\rho}_{2} & \cdots & \hat{\rho}_{N} \end{bmatrix}^{T}$$ (24) where $\hat{\rho}_1 \geq \hat{\rho}_2 \geq \cdots \geq \hat{\rho}_N$ . Then, the feasible range of $\rho_i$ , for i = 1 - -N, is $$\max(\mathbf{\Theta}) = \hat{\rho}_1 = q_b \left\{ \hat{v}_1 + \lambda \mathbf{d} \right\} \le 1$$ and $$\min(\mathbf{\Theta}) = \hat{\rho}_N = q_b \left\{ \hat{v}_N + \lambda \mathbf{d} \right\} \ge 0$$ (25) or alternatively, $-\hat{v}_N \leq \lambda \leq 1-\hat{v}_1$ regardless of finite pulsewidth resolution, and $-\hat{v}_N+\frac{1}{2^{b+1}}\leq \lambda \leq 1-\hat{v}_1-\frac{1}{2^{b+1}}$ considering b-bit pulse-width resolution. Applying the coefficient $\beta \in [0 \ 1]$ , $\lambda$ can be written as $$\lambda = (1 - \beta) \left( -\hat{v}_N + \frac{1}{2^{b+1}} \right) + \beta \left( 1 - \hat{v}_1 - \frac{1}{2^{b+1}} \right). \tag{26}$$ Remark 2: Refer to Fig. 4, 2N switching number occurs within one input period. When $\lambda$ is selected as its boundary value, $-\hat{v}_N + \frac{1}{2^{b+1}}$ or $1 - \hat{v}_1 - \frac{1}{2^{b+1}}$ , the switching number is reduced to 2(N-1) since either $\hat{\rho}_1 = 1$ or $\hat{\rho}_N = 0$ occurs which implies one phase leg staying at the same level during the whole input period. ## B. Minimum Total Conduction Time The total conduction time is defined as the sum of duties of the active gating states applied within one input period. Minimum total conduction time implies the maximum modulation index. Note that for an N-phase VSI system, $2^N$ gating states exist and two zero switching states, $\mathbf{s}_0$ and $\mathbf{s}_{2^N-1}$ , correspond to the same space vector, $\mathbf{S} = \mathbf{0}$ . Maximizing the duties of $\mathbf{s}_0$ and $\mathbf{s}_{2^N-1}$ results in minimum total conduction time. Consider the permutated phase duty vector $\mathbf{P}_M \boldsymbol{\Theta}$ [see (22) and (24)]. It is intuitive that the maximum duties for $\mathbf{s}_0$ and $\mathbf{s}_{2^N-1}$ are $1-\hat{\rho}_1$ and $\hat{\rho}_N$ , respectively. Therefore, the minimum total conduction time is obtained by subtracting the duty of $\mathbf{s}_{2^N-1}$ from the maximum duty among phase legs $\hat{\rho}_1 - \hat{\rho}_N$ . Remark 3: From remark 2, give $\lambda = -\hat{v}_N + \frac{1}{2^{b+1}}$ or $1 - \hat{v}_1 - \frac{1}{2^{b+1}}$ , and the modulator has minimum switching number 2(N-1). Therefore, the proposed gating signal generator operates at minimum total conduction time and minimum switching number point, yielding a maximum modulation index and minimum switching loss. #### C. Quantization Error The quantization error vector $\Delta_b$ is defined as the difference between input and output of the quantizer $q_b$ {.} which is the same as the conventional methods, i.e. (refer to Fig. 3) $$\Delta_b = (\mathbf{v}^* + \lambda \mathbf{d}) - q_b \{ (\mathbf{v}^* + \lambda \mathbf{d}) \}. \tag{27}$$ The concept of error analysis is extended from [29] to the MIMO system. e in (7) is written as the following expression using (9) and (10) and Fig. 3: $$\mathbf{e}(k) = \mathbf{C}\mathbf{x}(k) + \mathbf{D}(\mathbf{r}(k) - \bar{\mathbf{v}}(k))$$ $$= \mathbf{C}\mathbf{x}(k) + \mathbf{D}\mathbf{r}(k) - \mathbf{D}\mathbf{S}_{c}q_{b}\{\mathbf{v}^{*}(k) + \lambda\mathbf{d}\}$$ $$= \mathbf{D}(\mathbf{v}^{*}(k) - \mathbf{S}_{c}q_{b}\{\mathbf{v}^{*}(k) + \lambda\mathbf{d}\}). \tag{28}$$ Then from (27), (28) becomes $$\mathbf{e}(k) = \mathbf{D}(\mathbf{v}^{*}(k) - \mathbf{S}_{c}q_{b}\{\mathbf{v}^{*}(k) + \lambda \mathbf{d}\})$$ $$= \mathbf{D}(\mathbf{v}^{*}(k) - \mathbf{S}_{c}(\mathbf{v}^{*}(k) + \lambda \mathbf{d} - \Delta_{b}))$$ $$= \mathbf{D}(\mathbf{v}^{*}(k) - (\mathbf{v}^{*}(k) - \mathbf{S}_{c}\Delta_{b}))$$ $$= \mathbf{D}\mathbf{S}_{c}\Delta_{b}.$$ (29) Therefore, the signal $\mathbf{e}$ is dependent on the quantization error $\Delta_b$ . Notably, the portion $\mathbf{S}_c \Delta_b$ is the influence of quantization error $\Delta_b$ on the load. Further, because the filter matrix is in diagonal form, $\mathbf{D}$ is a diagonal matrix, i.e., $\mathbf{e}$ is the scaled quantization error that appears on the load windings and is minimized by the proposed modulator. # IV. SIMULATION RESULTS Simulation that compares the influence of filter matrix is done under the five-phase setting. MATLAB is used as a simulation platform. Five-phase sinusoidal references with large/small modulation indices are applied to verify the compensating ability of the proposed switching strategy. #### A. Simulated System and Implementation The modulator with first- and second-order weighting filters is compared with the conventional SVPWM under the digital implementation settings. The weighting filters are the first- and second-order integrator systems, z/(z-1) and $z^2/(z^2-2z+1)$ . We denote the one having no feedback loop as SVPWM. The system state-space matrices for the first- and second-order filter matrices are $\mathbf{a} = \mathbf{b} = \mathbf{c} = d = 1$ (denoted as PWM\_1st) and $\mathbf{a} = \begin{bmatrix} 2 & -1 \\ 1 & 0 \end{bmatrix}$ , $\mathbf{b} = \begin{bmatrix} 1 \\ 0 \end{bmatrix}$ , $\mathbf{c} = \begin{bmatrix} 2 & -1 \end{bmatrix}$ , d = 1 (denoted as PWM\_2nd), respectively [refer to (6)–(8)]. Referring to Fig. 3, the implementation block diagram is shown in Fig. 5. Notably, no multipliers are needed in the implementation. Because the coefficients of filters are either 1 or 2, only adders and shifters are needed to implement weighting filter. The quantization block $q_b \{ \mathbf{v}^* (k) + \lambda \mathbf{d} \}$ involves only bit truncation. Further, only counters and comparators are needed to generate gating signals given the phase duties $\boldsymbol{\Theta}$ . Finally, Fig. 5. Implementation block diagram. Fig. 6. Implementation block diagram in MATLAB. consider the feedback loop $$\bar{\mathbf{v}}(k) = \mathbf{S}_c \mathbf{\Theta}$$ where $\mathbf{S}_c$ $$= \begin{bmatrix} (N-1)/N & -1/N & \cdots & -1/N \\ -1/N & (N-1)/N & \ddots & \vdots \\ \vdots & \ddots & \ddots & -1/N \\ -1/N & \cdots & -1/N & (N-1)/N \end{bmatrix} . (30)$$ From (27) and Fig. 5, we can write $$\bar{\mathbf{v}}(k) = \mathbf{S}_c q_b \left\{ \mathbf{v}^*(k) + \lambda \mathbf{d} \right\} = \mathbf{S}_c \left( \mathbf{v}^*(k) + \lambda \mathbf{d} - \mathbf{\Delta}_b \right) = \mathbf{v}^*(k) - \mathbf{S}_c \mathbf{\Delta}_b$$ (31) and $$\mathbf{\Theta} = q_b \left\{ \mathbf{v}^* \left( k \right) + \lambda \mathbf{d} \right\} = \mathbf{v}^* \left( k \right) + \lambda \mathbf{d} - \mathbf{\Delta}_b.$$ (32) Therefore, the relation between $\bar{\mathbf{v}}(k)$ and $\boldsymbol{\Theta}$ is $$\bar{\mathbf{v}}(k) = \mathbf{v}^*(k) - \mathbf{S}_c \mathbf{\Delta}_b$$ $$= \mathbf{\Theta} - \lambda \mathbf{d} + (\mathbf{I} - \mathbf{S}_c) \mathbf{\Delta}_b$$ $$= \mathbf{\Theta} - \lambda \mathbf{d} + \lambda_1 \mathbf{d}$$ (33) where $\lambda_1 = \left(\frac{1}{N}\mathbf{d}^T\mathbf{\Delta}_b\right)$ . Equation (33) states that only adders are needed to implement feedback loop. The block diagram implemented in MATLAB is shown in Fig. 6. # B. Simulation Results A five-phase sinusoidal reference input with normalized amplitude 0.51 and frequency 60 Hz is applied. The carrier frequency is 3 kHz and the pulse-width resolution is 8, yielding a clock rate of $2^8 \times 3k = 768k$ Hz. Figs. 7(a)–9(a) show one of the leg voltages, line-to-line voltages, and phase voltages for the three aforementioned PWMs. The five-phase voltages produced on the load are also shown in Figs. 7(b)–9(b) to verify the correctness of the gating signals. In Figs. 10–12, the filtered phase voltage of the load and its frequency analysis for different weighting filters are shown. To have a precise comparison, Tables I and II list the switching number and the harmonic distortion for modulation indices 0.51 and 0.1. It is seen that with the shaping filter that relocates the noise in the higher frequency band, the harmonic distortion of PWM\_1st and PWM\_2nd is reduced within [0 500] Hz compared to that of SVPWM, especially for small modulation index. Further, the shaping effect is more obvious in PWM\_2nd than in PWM\_1st, i.e., the lowest harmonic distortion (within [0 500] Hz) is obtained in PWM\_2nd. The harmonic distortion within [0 5k] Hz for these three systems is comparable yielding approximately the same level of error power which is induced by finite pulse-width resolution. Therefore, with the shaping filter, components of error tend to be distributed over high-frequency band. ### C. Sensitivity of Pulse-Width Resolution To address the influence of the quantization and weighting filter, different pulse-width resolutions are applied to SVPWM, PWM\_1st and PWM\_2nd. Input references are five-phase sinusoidal waves with modulation indices 0.51 and 0.1. Figs. 13 and 14 show the harmonic distortion within [0 500] Hz. Obviously, the harmonic distortion deteriorates under low pulse-width resolution, especially for small modulation index. With the shaping filter, the deterioration alleviates. Comparing the harmonic distortion of PWM\_1st (PWM\_2nd) and SVPWM, the reduction of 50% (75%) is obtained for low pulse-width resolution. Therefore, the pulse-width resolutions needed to achieve the same harmonics performance are 6, 7, and 8 bits for systems PWM\_2nd, PWM\_1st, and SVPWM, yielding a reduced system clock rate requirement. ## V. EXPERIMENTAL RESULTS To confirm the effectiveness of the proposed switching strategy, a five-phase two-level VSI system with R–L load is built. The implementation block diagram is shown in Fig. 15. Three modulators, SVPWM, PWM\_1st, and PWM\_2nd (refer to Section IV), are implemented on FPGA EP2C20F484C8 (Cyclone II). A wye-type R–L circuit with resistance of 10 $\Omega$ and inductance of 0.5 mH is connected to the output of the VSI as the load. IGBT modules PS21564-P DIP-IPM (Mitsubishi) are used as the five-phase voltage source inverter. DC supply voltage and dead time of VSI are 20 V and 2.2 $\mu$ s, respectively. Fig. 16 shows a photograph of experimental platform. Five 20 Hz sinusoidal waves with $2\pi/5$ phase shift are applied as the reference signals. The carrier frequency is 1 kHz. This is reasonable for high-power applications because of the limited IGBT switching frequency. From the simulation results, the improvement is obvious under the low modulation index. Therefore, the normalized amplitude of the five-phase reference is selected as 0.1 to show the effectiveness of the proposed strategy. Figs. 17(a)–19(a) show various signals measured from the first phase of the R–L circuit with 8-bit pulse-width resolution. The five-phase load voltages in Figs. 17(b)–19(b) state that the switching strategies produce the desired signals properly. The five-phase current waveforms are also shown in Figs. 17(c)–19(c). Because of the small modulation index, all modulators Fig. 7. Simulation results of SVPWM. (a) Leg voltage (top), line-to line voltage (middle), and phase voltage (bottom). (b) Five-phase load voltages. Fig. 8. Simulation results of PWM\_1st. (a) Leg voltage (top), line-to-line voltage (middle), and phase voltage (bottom). (b) Five-phase load voltages. Fig. 9. Simulation results of PWM\_2nd. (a) Leg voltage (top), line-to-line voltage (middle), and phase voltage (bottom). (b) Five-phase load voltages. produce phase currents with large ripple. Nevertheless, as shown in Table III, introduction of the feedback loop can improve the harmonic distortion. To see the influence of pulse-width resolution and weighting filter, Fig. 20 shows harmonic performance under various pulse-width resolutions. Observations similar to the simulation results are obtained. For low pulse-width resolution, the harmonic distortion of SVPWM worsens. With the shaping filter, the harmonics are reduced. The reduction rate is 40% under 6-bit pulse-width resolution and 10% under 7 bits. It is worth Fig. 10. Phase voltage of SVPWM. (a) Time-domain response. (b) Frequency-domain analysis. Fig. 11. Phase voltage of PWM\_1st. (a) Time-domain response. (b) Frequency-domain analysis. Fig. 12. Phase voltage of PWM\_2nd. (a) Time-domain response. (b) Frequency-domain analysis. TABLE I HARMONIC DISTORTION AND SWITCHING NUMBER FOR 8-BIT PULSE-WIDTH RESOLUTION (WITH INPUT AMPLITUDE 0.51) | Input amplitude: 0.51 | SVPWM | PWM_1 <sup>st</sup> | PWM_2 <sup>nd</sup> | |---------------------------------------------|--------|---------------------|---------------------| | Harmonics distortion within [0 500] Hz (%) | 0.439 | 0.244 | 0.215 | | Harmonics distortion within [0 5000] Hz (%) | 43.072 | 43.150 | 43.154 | | Switching number ( per second) | 24k | 24k | 24k | TABLE II HARMONIC DISTORTION AND SWITCHING NUMBER FOR 8-BIT PULSE-WIDTH RESOLUTION (WITH INPUT AMPLITUDE 0.1) | Input amplitude: 0.1 | SVPWM | PWM_1 <sup>st</sup> | PWM_2 <sup>nd</sup> | |---------------------------------------------|--------|---------------------|---------------------| | Harmonics distortion within [0 500] Hz (%) | 2.258 | 0.903 | 0.413 | | Harmonics distortion within [0 5000] Hz (%) | 80.173 | 80.117 | 80.099 | | Switching number ( per second) | 22.8k | 23.4k | 23.28k | Fig. 13. Harmonic distortion under different pulse-width resolutions (modulation index 0.51). Fig. 14. Harmonic distortion under different pulse-width resolutions (modulation index 0.1). Fig. 15. Implementation block diagram. Fig. 16. Experimental platform. Fig. 17. Experimental results of SVPWM. (a) Leg voltage (top), line-to-line voltage (middle), and phase voltage (bottom). (b) Five-phase load voltages. (c) Five-phase load currents. Fig. 18. Experimental results of PWM\_1st. (a) Leg voltage (top), line-to-line voltage (middle), and phase voltage (bottom). (b) Five-phase load voltages. (c) Five-phase load currents. Fig. 19. Experimental results of PWM\_2nd. (a) Leg voltage (top), line-to-line voltage (middle), and phase voltage (bottom). (b) Five-phase load voltages. (c) Five-phase load currents. TABLE III HARMONIC DISTORTION OF THE PHASE CURRENT | Input amplitude: 0.1 | SVPWM | PWM_1 <sup>st</sup> | PWM_2 <sup>nd</sup> | |-----------------------|--------|---------------------|---------------------| | Harmonics distortion | 5.1394 | 5.9727 | 3.7378 | | within [0 300] Hz (%) | | | | Fig. 20. Harmonic distortion under different pulse-width resolutions (modulation index 0.1). mentioning that other than finite pulse-width resolution, nonideal factors such as nonzero rising/fall time of IGBTs and dead time of each phase leg can also influence the tracking precision. These factors cause the differences in the simulation results. Nevertheless, the improvements shown by experiments prove that the proposed strategy could compensate for the effect of finite pulse-width resolution. ## VI. CONCLUSION This paper adopts an algebraic analysis viewpoint of optimal matching problem as opposed to a vector analysis viewpoint which is commonly adopted. Based on the load model, the optimized reference for the matching problem is discussed with feasibility analysis. By applying eigenspace decomposition, a general solution to match feasible optimal reference signals under limited space vectors can be derived and the selection of gating states to minimize total conduction time and switching number is described. Furthermore, no other complex calculation is needed when phase number increases. In the simulations, two shaping filters, first-order and second-order integrator systems, are applied to compare with SVPWM. Implementation block diagram of overall system is discussed. Further study of implementing feedback loop without multipliers is shown. The simulation results state that SVPWM is sensitive to the pulse-width resolution. Similar observations are obtained in the experimental results. By applying the feedback loop with weighting filter, the harmonic distortion is reduced compared with SVPWM, i.e., the proposed filtered SVPWM is capable of compensating the quantization error induced by finite pulsewidth resolution especially for small modulation index signals. #### REFERENCES - A. H. John and A. G. Duncan, "The use of harmonic distortion to increase the output voltage of a three-phase PWM inverter," *IEEE Trans. Ind. Appl.*, vol. IA-20, no. 5, pp. 1224–1228, Sep./Oct. 1984. - [2] Z. Keliang and W. Danwei, "Relationship between space-vector modulation and three-phase carrier-based PWM: A comprehensive analysis," *IEEE Trans. Ind. Electron.*, vol. 49, no. 1, pp. 186–196, Feb. 2002. - [3] O. Lopez, J. Alvarze, D. G. Jesus, and F. D. Freijedo, "Multilevel multiphase space vector PWM algorithm with switching state redundancy," *IEEE Trans. Ind. Electron.*, vol. 56, no. 3, pp. 792–804, Mar. 2009. - [4] Y. H. Liu, C. L. Chen, and R. J. Tu, "A novel space-vector current regulation scheme for a field-oriented-controlled induction motor drive," *IEEE Trans. Ind. Electron.*, vol. 45, no. 5, pp. 730–737, Oct. 1998. - [5] D. W. Chung, J. S. Kim, and S. K. Sul, "Unified voltage modulation technique for real-time three-phase power conversion," *IEEE Trans. Ind. Appl.*, vol. 34, no. 2, pp. 374–380, Mar./Apr. 1998. - [6] D. G. Holmes, "The significance of zero space vector placement for carrier-based PWM schemes," *IEEE Trans. Ind. Appl.*, vol. 32, no. 5, pp. 1122–1129, Sep./Oct. 1996. - [7] A. Trzynadlowski and S. Legowski, "Minimum-loss vector PWM strategy for three-phase inverter," *IEEE Trans. Power Electron.*, vol. 9, no. 1, pp. 26–34, Jan. 1994. - [8] A. M. Hava, R. Kerkman, and T. A. Lipo, "Carrier-based PWM-VSI over-modulation strategies: Analysis, comparison, and design," *IEEE Trans. Power Electron.*, vol. 13, no. 4, pp. 674–689, Jul. 1998. - [9] A. Trzynadlowski, R. L. Kirlin, and S. Legowski, "Space vector PWM technique with minimum switching losses and variable pulse rate," *IEEE Trans. Ind. Electron.*, vol. 44, no. 2, pp. 173–181, Apr. 1997. - [10] S. Williamson and S. Smith, "Pulsating torque and losses in multiphase induction machines," *IEEE Trans. Ind. Appl.*, vol. 39, no. 4, pp. 986–993, Jul./Aug. 2003. - [11] S. Dwari and L. Parsa, "An optimal control technique for multiphase PM machines under open-circuit fault," *IEEE Trans. Ind. Electron.*, vol. 55, no. 4, pp. 1988–1995, May 2008. - [12] A. Iqbal and S. Moinuddim, "Comprehensive relationship between carrier-based PWM and space vector PWM in a five-phase VSI," *IEEE Trans. Power Electron.*, vol. 24, no. 10, pp. 2379–2390, Oct. 2009. - [13] O. Lopez, J. Alvarze, J. Doval-Gandoy, and F. D. Freijedo, "Multilevel multiphase space vector PWM algorithm with switching state redundancy," *IEEE Trans. Ind. Electron.*, vol. 56, no. 3, pp. 792–804, Mar. 2009. - [14] H. M. Ryu, J. H. Kim, and S. K. Sul, "Analysis of multiphase space vector pulse-width modulation based on multiple d-q spaces concept," *IEEE Trans. Power Electron.*, vol. 20, no. 6, pp. 1364–1371, Nov. 2005. - [15] G. Grandi, G. Serra, and A. Tani, "Space vector modulation of a sevenphase voltage source inverter," in *Proc. Int. Symp. Power Electron. Electr. Drives, Autom. Motion*, 2006, pp. 1149–1156. - [16] Y. Zhao and T. A. Lipo, "Space vector PWM control of dual three-phase induction machine using vector space decomposition," *IEEE Trans. Ind. Appl.*, vol. 31, no. 5, pp. 1100–1109, Sep./Oct. 1995. - [17] J. W. Kelly, E. G. Strangas, and J. M. Miller, "Multi-phase inverter analysis," in *Proc. IEEE. Int. Electr. Mach. Drives Conf.*, 2001, pp. 147–155. - [18] J.-S. Hu, K.-Y. Chen, T.-Y. Shen, and C.-H. Tang, "Analytical solutions of multilevel space vector PWM for multiphase voltage source inverters," *IEEE Trans. Power Electron.*, vol. 26, no. 5, pp. 1489–1502, May 2011. - [19] M. M. Bech, J. K. Pedersen, and F. Blaabjerg, "Field-oriented control of an induction motor using random pulsewidth modulation," *IEEE Trans. Ind. Appl.*, vol. 37, no. 6, pp. 1777–1785, Nov./Dec. 2001. - [20] J.-Y. Chai, Y.-H. Ho, Y.-C. Chang, and C.-M. Liaw, "On acoustic-noise-reduction control using random switching technique for switch-mode rectifiers in PMSM drive," *IEEE Trans. Ind. Electron.*, vol. 55, no. 3, pp. 1295–1309, Mar. 2008. - [21] Y.-S. Lai and Y.-T. Chang, "Design and implementation of vector-controlled induction motor drives using random switching technique with constant sampling frequency," *IEEE Trans. Power Electron.*, vol. 16, no. 3, p. 400-409, May 2001. - [22] M. M. Bech, F. Blaabjerg, and J. K. Pedersen, "Random modulation techniques with fixed switching frequency for three-phase power converters," *IEEE Trans. Power Electron.*, vol. 15, no. 4, pp. 753–760, Jul. 2000. - [23] R. Lynn Kirlin and A. M. Trzynadlowski, "A unified approach to analysis and design of random pulsewidth modulation in voltage-source inverters," *IEEE Trans. Circuits Syst. I, Fundam. Theory Appl.*, vol. 44, no. 8, pp. 763– 766, Aug. 1997. - [24] J. I. Guzman, J. R. Espinoza, L. A. Moran, and G. Joos, "Selective harmonic elimination in multimodule three-phase current-source converters," *IEEE Trans. Power Electron.*, vol. 25, no. 1, pp. 44–53, Jan. 2010. - [25] Z. Bai, X. Ruan, and Z. Zhang, "A generic six-step direct PWM (SS-DPWM) scheme for current source converter," *IEEE Trans. Power Electron.*, vol. 25, no. 3, pp. 659–666, Mar. 2010. - [26] C. B. Ng, E. Tam, and E. Quan, "Pseudo-random pulse width modulation for high resolution fan control," U.S. Patent 7786781 B1, Aug. 31, 2010. - [27] G. W. Davis and R. T. Wolfe, "Method and apparatus for voltage regulation via pseudo-random PWM modulation," U.S. Patent 6380718 B1, Apr. 30 2002. - [28] J.-S. Hu and K.-Y. Chen, "Control of voltage source inverter using multidimensional feedback quantization modulator," *IEEE Trans. Ind. Electron.*, vol. 58, no. 7, pp. 3027–3036, Jul. 2011. - [29] J.-S. Hu and K.-Y. Chen, "An FPGA implementation of finite horizon constrained optimization for a full digital amplifier," in *Proc. Amer. Control Conf.*, New York, 2007, pp. 4047–4052. **Jwu-Sheng Hu** (M'94) received the B.S. degree from the Department of Mechanical Engineering, National Taiwan University, Taipei, Taiwan, in 1984, and the M.S. and Ph.D. degrees from the Department of Mechanical Engineering, University of California at Berkeley, Berkeley, in 1988 and 1990, respectively. From 1991 to 1993, he was an Assistant Professor in the Department of Mechanical Engineering, Wayne State University, Detroit, MI, where he received the Research Initiation Award from the National Science Foundation. In 1993, he joined the De- partment of Electrical Engineering, National Chiao Tung University, Hsinchu, Taiwan, and became a Full Professor in 1998. Since 2006, he has been serving as the Vice Chairman of the department. Since 2008, he has been with the Industrial Technology Research Institute, Hsinchu, where he serves as the Advisor for the Intelligent Robotics program and the Principle Investigator of the robotics research project funded by the Ministry of Economic Affairs. He also serves as a part-time Research Faculty at the National Chip Implementation Center, Hsinchu, for embedded system design applications. His current research interests include mechatronics, robotics, signal processing applications, and embedded systems. **Keng-Yuan Chen** received the B.S., M.S., and Ph.D. degrees from the Department of Electrical and Control Engineering, National Chiao Tung University, Hsinchu, Taiwan, in 2003, 2005, and 2010, respectively. She is currently a Researcher at the Mechanical and System Laboratory, Industrial Technology Research Institute, Hsinchu. Her main research interests include digital signal processing, class-d amplification, and powerelectronics.