AP Applied Physics Letters

| 5// |
|-----|

## Analysis of an anomalous hump in gate current after dynamic negative bias stress in HfxZr1-xO2/metal gate p-channel metal-oxide-semiconductor field-effect transistors

Szu-Han Ho, Ting-Chang Chang, Chi-Wei Wu, Wen-Hung Lo, Ching-En Chen, Jyun-Yu Tsai, Hung-Ping Luo, Tseung-Yuen Tseng, Osbert Cheng, Cheng-Tung Huang, and Simon M. Sze

Citation: Applied Physics Letters **101**, 052105 (2012); doi: 10.1063/1.4739525 View online: http://dx.doi.org/10.1063/1.4739525 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/101/5?ver=pdfcov Published by the AIP Publishing

## Articles you may be interested in

Investigation of extra traps measured by charge pumping technique in high voltage zone in p-channel metaloxide-semiconductor field-effect transistors with HfO2/metal gate stacks Appl. Phys. Lett. **102**, 012106 (2013); 10.1063/1.4773914

Investigation of an anomalous hump in gate current after negative-bias temperature-instability in HfO2/metal gate p-channel metal-oxide-semiconductor field-effect transistors Appl. Phys. Lett. **102**, 012103 (2013); 10.1063/1.4773479

Analysis of anomalous traps measured by charge pumping technique in HfO2/metal gate n-channel metal-oxidesemiconductor field-effect transistors Appl. Phys. Lett. **101**, 233509 (2012); 10.1063/1.4769444

Characterization of fast charge trapping in bias temperature instability in metal-oxide-semiconductor field effect transistor with high dielectric constant Appl. Phys. Lett. **96**, 142110 (2010); 10.1063/1.3384999

Anomalous negative bias temperature instability behavior in p -channel metal-oxide-semiconductor field-effect transistors with Hf Si O N Si O 2 gate stack Appl. Phys. Lett. **90**, 233505 (2007); 10.1063/1.2745649



This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP 140.113.38.11 On: Thu, 01 May 2014 23:52:55

## Analysis of an anomalous hump in gate current after dynamic negative bias stress in Hf<sub>x</sub>Zr<sub>1-x</sub>O<sub>2</sub>/metal gate p-channel metal-oxide-semiconductor field-effect transistors

Szu-Han Ho,<sup>1</sup> Ting-Chang Chang,<sup>1,2,a)</sup> Chi-Wei Wu,<sup>1</sup> Wen-Hung Lo,<sup>2</sup> Ching-En Chen,<sup>1</sup> Jyun-Yu Tsai,<sup>2</sup> Hung-Ping Luo,<sup>1</sup> Tseung-Yuen Tseng,<sup>1</sup> Osbert Cheng,<sup>3</sup> Cheng-Tung Huang,<sup>3</sup> and Simon M. Sze<sup>1,2,4</sup>

<sup>1</sup>Department of Electronics Engineering, National Chiao Tung University, Hsinchu 300, Taiwan <sup>2</sup>Department of Physics, National Sun Yat-Sen University, Kaohsiung 804, Taiwan <sup>3</sup>Device Department, United Microelectronics Corporation, Tainan Science Park, Taiwan <sup>4</sup>Department of Electronics Engineering, Stanford University, Stanford, California 94305, USA

(Received 15 June 2012; accepted 13 July 2012; published online 30 July 2012)

This letter investigates a hump in gate current after dynamic negative bias stress (NBS) in  $Hf_xZr_{1-x}O_2$ /metal gate p-channel metal-oxide-semiconductor field-effect transistors. By measuring gate current under initial through body floating and source/drain floating, it shows that hole current flows from source/drain. The fitting of gate current-gate voltage characteristic curve demonstrates that Frenkel-Poole mechanism dominates the conduction. Next, by fitting the gate current after dynamic NBS, in the order of Frenkel-Poole then tunneling, the Frenkel-Poole mechanism can be confirmed. These phenomena can be attributed to hole trapping in high-k bulk and the electric field formula  $E_{high-k} \epsilon_{high-k} = Q + E_{sio2} \epsilon_{sio2}$ . © 2012 American Institute of Physics. [http://dx.doi.org/10.1063/1.4739525]

With the scaling down of metal-oxide semiconductor field-effect transistors (MOSFETs), gate current changes from Fowler-Nordheim tunneling current to direct tunneling current, causing power dissipation to increase and performance to degrade. In addition, conventional SiO<sub>2</sub>-based dielectrics have approached their physical limits. Hence, replacing SiO<sub>2</sub>-based dielectric with high-k based dielectric is a valid way to solve these problems. Furthermore, high-k/metal gate can be integrated with the techniques of silicon on insulator (SOI),<sup>1-3</sup> strained-silicon,<sup>4,5</sup> and multi-gate to improve device characteristic. As recommended in the International Technology Roadmap for Semiconductors, Hf-based dielectrics have been heavily studied to replace SiO2-based dielectrics in recent years.<sup>6,7</sup> However, HfO<sub>2</sub> suffers from charge trapping,<sup>8–10</sup> mobility degradation, threshold voltage  $(V_t)$ instability, and positive bias temperature instability (PBTI) issues. Recently, the Hf<sub>x</sub>Zr<sub>1-x</sub>O<sub>2</sub> dielectrics have been shown to be a superior gate dielectric to Hf-based dielectric.<sup>11–13</sup> In terms of material characteristics, Zr-doping in HfO<sub>2</sub> transforms the monoclinic crystal structure into a tetragonal crystal structure, leading to a rise in the value of dielectric constant and a decrease in grain size. For electrical characteristics, the increasing value of dielectric constant leads to a decrease in Vt. Diminishing grain size makes HfxZr1-xO2 dielectric oxidize more completely during annealing, causing a reduction in charge trapping, an increase in mobility, and a decrease in PBTI.<sup>14</sup> Thus, this study focuses mainly on gate current fitting for Hf<sub>x</sub>Zr<sub>1-x</sub>O<sub>2</sub> dielectrics p-MOSFETs in dynamic negative bias stress (NBS) because devices generally operate in the dynamic state and gate current generates an anomalous hump. The causes of the hump are explained in this letter.

The Hf<sub>x</sub>Zr<sub>1-x</sub>O<sub>2</sub>/metal gate p-MOSFETs (x = 8%-10%) used in this study is fabricated through the gate last process. First, high quality thermal oxide with thickness of 1 nm was grown as an interfacial layer. Second, HfO<sub>2</sub>, ZrO<sub>2</sub>, and HfO<sub>2</sub> dielectrics were deposited in that order by atomic layer deposition (ALD). Then, after annealing, Hf<sub>x</sub>Zr<sub>1-x</sub>O<sub>2</sub> with thickness of 2 nm was formed. This process may be crystallized into monoclinic crystal structure or tetragonal crystal structure. Finally,  $Ti_x N_{1-x}$  was deposited by physical vapor deposition (PVD). Metal gate can eliminate gate depletion and resist remote phonon scattering.<sup>15,16</sup> The p-MOSFETs are stressed in the dynamic condition with 50% duty cycle. A pulse train with high-voltage of V<sub>t</sub>-1.1 V, low-voltage of 0 V, and frequency of 10 kHz was applied on the gate terminal. Ig-Vg transfer curves were measured with the source, drain, and body terminals all grounded with Vg given from 0 V to -1.3 V. Then through body floating (BF) and source/drain floating (SDF) process, the current path and carrier polarity can be confirmed. Next, Ig-Vg curve is fitted by Frenkel-Poole current and tunneling current after 0s and 1000s dynamic NBS. All experimental curves were measured using an Agilent B1500 semiconductor parameter analyzer.

Figures 1(a) and 1(b) show the  $I_d$ -V<sub>g</sub> and  $I_g$ -V<sub>g</sub> transfer characteristic curves with -50 mV drain voltage under the dynamic NBS at 0 s, 1 s, 10 s, 100 s, 300 s, 500 s, 700 s, and 1000 s. Clearly, the V<sub>t</sub> shift 390 mV in the negative direction and on-current is degraded after the dynamic NBS. Furthermore, subthreshold swing degradation is slight. Thus, V<sub>t</sub> shift can be mainly attributed to hole trapping in high-k bulk. However, the gate current hump appears clearly in Fig. 1(b) until 100 s dynamic NBS. With hole trapping increasing, the gate current hump becomes clearer. Therefore, the hump can be generated only when enough holes are trapped in high-k bulk.

<sup>&</sup>lt;sup>a)</sup>Electronic mail: tcchang@mail.phys.nsysu.edu.tw.

<sup>0003-6951/2012/101(5)/052105/4/\$30.00</sup> 



FIG. 1. (a)  $I_d$ - $V_g$  and (b)  $I_g$ - $V_g$  transfer characteristic curves of high-k/metal gate MOSFETs as function of stress time under dynamic NBS. The sweep was done at  $V_d = -0.05 \text{ V}$  for both curves.

To further understand the causes of the hump, fitting and distinguishing gate current are necessary. Figure 2(a) shows  $I_g-V_g$  characteristics with BF, source/drain floating (SDF), and body/source/drain all grounded (SDB). Obviously, the  $I_g-V_g$  characteristic in BF is similar to that in SDB, and the  $I_g-V_g$  characteristic in SDF is much smaller than that in both SDB and BF. These results indicate that holes transfer from source/drain to the gate, rather than electrons transfer from gate to body. Moreover, gate current is fitted under initial as shown in Fig. 2(b), where it can be observed that gate current is confirmed to be the Frenkel-Poole mechanism. These results can be explained from the energy band diagram shown in Fig. 2(a); holes transfer from source/drain to gate with the Frenkel-Poole mechanism.

After confirming Frenkel-Poole mechanism under initial, the Ig-Vg characteristic is fitted after 1000s dynamic NBS in the Fig. 3(a). Clearly, section A indicates the Frenkel-Poole current in Fig. 3(b), from  $V_g = -0.44$  to  $V_g = -0.56$ , while section B is tunneling current in Fig. 3(c), from  $V_g = -0.80$  to  $V_g = -0.92$ , and section C is again Frenkel-Poole current in Fig. 3(d), from  $V_g = -1.18$  to  $V_g = -1.3$ . In addition, in the  $V_g < V_t = 0.9 V$  situation, Frenkel-Poole current transfers to tunneling current with Vg increasing. On the contrary, tunneling current transfers to Frenkel-Poole current when  $V_g > V_t$ . Frenkel-Poole current and tunneling current are a series; whichever current is smaller dominates the current path. Therefore, Frenkel-Poole current dominates current path because  $J_{\text{Frenkel-Poole}} \ll J_{\text{Tunneling}}$ , while tunneling current dominates current path when  $J_{\text{Frenkel-Poole}} \gg J_{\text{Tunneling}}.$  Therefore, the conditions under which a hump is generated is  $J_{\text{Frenkel-Poole}} \gg J_{\text{Tunneling}}$ .

Figures 4(a) and 4(b) show that energy diagrams for  $V_g = 0 V$  with hole trapping and without hole trapping,

respectively. Note that  $E_{high-k}$  becomes large and  $E_{SiO2}$ reduces with hole trapping. An increase in Ehigh-k produces a larger Frenkel-Poole current, and a reduction in E<sub>SiO2</sub> produces a larger  $\Delta E_{trap}$ , causing tunneling current to decrease.  $\Delta E_{trap}$  indicates the energy from the conduction band in the surface to trap level. Therefore, with hole trapping increasing, J<sub>Frenkel-Poole</sub> is larger than J<sub>Tunneling</sub>. Because the hump generation condition is  $J_{\text{Frenkel-Poole}} \gg J_{\text{Tunneling}}$ , the hole trapping leads to a more significant hump. In Figs. 1(a) and 1(b), it can be observed that the more holes that are captured in high-k bulk, the clearer gate current hump we can see. Figure 4(c) shows energy diagrams in the  $V_{g} < V_{t}$  situation with hole trapping. The electric field must follow the formula  $E_{\text{high-k}} \epsilon_{\text{high-k}} = Q + E_{\text{sio2}} \epsilon_{\text{sio2}} = (Q/E_{\text{sio2}} + \epsilon_{\text{sio2}}) E_{\text{sio2}} = \epsilon'$  $E_{sio2},$  where Q indicates the quantity of hole trapping (Q >0),  $E_{sio2}$  indicates an electric field in the SiO<sub>2</sub>, and E <sub>high-k</sub> is an electric field in the high-k. The voltage across gate oxide is small when  $V_g < V_t$ . Hence,  $Q/E_{sio2}$  cannot be ignored (Q  $\gg$  E\_{sio2}). This result makes  $\epsilon_{high\text{-}k}$  <  $\epsilon'$  and E\_{high\text{-}k} > $E_{sio2}$ . When  $V_g$  is swept from 0 V to  $V_t$  on the device with a large amount of hole trapping in high-k bulk, most of the applied gate voltage drops in the Hf<sub>x</sub>Zr<sub>1-x</sub>O<sub>2</sub> layer. This is the reason why J<sub>Frenkel-Poole</sub> after dynamic NBS appears earlier than  $J_{\text{Frenkel-Poole}}$  under initial. Nevertheless, relatively smaller voltage drops in the SiO<sub>2</sub> layer, leading to a slight rise in  $J_{Tunneling}$  due to a small variation in  $\Delta E_{trap}.$  With an increase in Vg, JFrenkel-Poole increases significantly while  $J_{Tunneling}$  changes only slightly. This causes  $J_{Frenkel-Poole}$  to change to J<sub>Tunneling</sub>. At the beginning stages, J<sub>Frenkel-Poole</sub> appears in section A (Fig. 3(a)) owing to the supply of holes exceeding the demand (J<sub>Tunneling</sub>  $\gg$  J<sub>Frenkel-Poole</sub>). Next,  $J_{Tunneling}$  appears in section B (Fig. 3(a)), because the supply of holes is unable to meet the demand  $(J_{\text{Tunneling}} \ll J_{\text{Frenkel-Poole}})$ .



FIG. 2. (a)  $I_g$ - $V_g$  characteristic curves in the SBD, BF, and SDB conditions. The energy band diagram shows gate current is the Frenkel-Poole path. (b)  $I_d$ - $V_g$ transfer characteristic curves of high-k/ metal gate MOSFETs under initial and after dynamic NBS. Inset shows that gate current is fitted by Frenkel-Poole model under initial.

This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP: 140.113.38.11 On: Thu. 01 May 2014 23:52:55



FIG. 3. (a)  $I_d$ - $V_g$  transfer characteristic curves under initial and after dynamic NBS. (b) Gate current in section A is fitted by Frenkel-Poole model after dynamic NBS. (c) Gate current in section B is fitted by tunneling model after dynamic NBS. (d) Gate current in section C is fitted by Frenkel-Poole model after dynamic NBS.

Figure 4(d) shows energy diagrams in the  $V_g > V_t$  condition with hole trapping. The electric field should also obey formula  $E_{high-k} \epsilon_{high-k} = Q + E_{sio2} \epsilon_{sio2} = (Q/E_{sio2} + \epsilon_{sio2}) E_{sio2}$ . On the contrary,  $V_g$  applied to SiO<sub>2</sub> and Hf<sub>x</sub>Zr<sub>1-x</sub> O<sub>2</sub> in the  $V_g > V_t$  condition is large, causing Q/E<sub>sio2</sub> to be ignored (Q  $\ll E_{sio2}$ ). This result leads to  $\epsilon_{high-k} > \epsilon_{sio2}$  and  $E_{high-k} < E_{sio2}$ . Therefore, with  $V_g$  increasing,  $\Delta E_{trap}$  decreases, and J<sub>Tunneling</sub> increases sharply due to the exponential dependence on  $\Delta E_{trap}$ . This is the reason why J<sub>Tunneling</sub> changes to J<sub>Frenkel-Poole</sub>. Finally, J<sub>Frenkel-Poole</sub> appears in section C



FIG. 4. The energy band diagram of high-k/metal gate MOSFETs in the  $V_g = 0 V$  condition (a) without hole trapping and (b) with hole trapping. (c) The energy band diagram of high-k/metal gate MOSFETs in the  $V_g < V_t$  condition with hole trapping. (d) The energy band diagram of high-k/metal gate MOSFETs in the  $V_g > V_t$  condition with hole trapping.

(Fig. 3(a)), since the supply of holes exceeds the demand  $(J_{\text{Tunneling}} \gg J_{\text{Frenkel-Poole}})$ .

In summary, the V<sub>t</sub> shifts 390 mV in the negative direction and the hump generates in the I<sub>g</sub>-V<sub>g</sub> transfer characteristic curves after dynamic NBS, and these are results of hole trapping in high-k bulk. Through fitting and distinguishing gate current under initial, holes transfer through the Frenkel-Poole mechanism from the source and drain. Gate current fitting after dynamic NBS indicates that J<sub>Frenkel-Poole</sub> changes to J<sub>Tunneling</sub> in the V<sub>g</sub> < V<sub>t</sub> situation owing to the influence of E<sub>high-k</sub> > E<sub>sio2</sub>, while J<sub>Tunneling</sub> changes to J<sub>Frenkel-Poole</sub> in the V<sub>g</sub> > V<sub>t</sub> condition due to the influence of E<sub>high-k</sub> < E<sub>sio2</sub>. These phenomena can be attributed to the fact that the electric field must follow the formula E<sub>high-k</sub>  $\varepsilon_{high-k} = Q + E_{sio2}\varepsilon_{sio2}$ .

Part of this work was performed at United Microelectronics Corporation. The work was supported by the National Science Council under Contract No. NSC 100-2120-M-110-003.

<sup>1</sup>C. H. Dai, T. C. Chang, A. K. Chu, Y. J. Kuo, S. C. Chen, C. T. Tsai, W. H. Lo, S. H. Ho, G. Xia, O. Cheng, and C. T. Huang, Surf. Coat. Technol. **205**, 1470–1474 (2010).

<sup>2</sup>C. H. Dai, T. C. Chang, A. K. Chu, Y. J. Kuo, F. Y. Jian, W. H. Lo, S. H. Ho, C. E. Chen, W. L. Chung, J. M. Shih, G. Xia, O. Cheng, and C. T. Huang, IEEE Electron Device Lett. **32**, 7 (2011).

<sup>3</sup>W. H. Lo, T. C. Chang, C. H. Dai, W. L. Chung, C. E. Chen, S. H. Ho, O. Cheng, and C. T. Huang, IEEE Electron Device Lett. **33**, 3 (2012).

<sup>4</sup>Y. J. Kuo, T. C. Chang, P. H. Yeh, S. C. Chen, C. H. Dai, C. H. Chao, T. F. Young, O. Cheng, and C. T. Huang, Thin Solid Films **517**, 1715 (2009).
<sup>5</sup>Y. J. Kuo, T. C. Chang, C. H. Dai, S. C. Chen, J. Lu, S. H. Ho, C. H. Chao, T. F. Young, O. Cheng, and C. T. Huang, Electrochem. Solid-State Lett. **12**, H32 (2009).

<sup>6</sup>C. H. Dai, T. C. Chang, A. K. Chu, Y. J. Kuo, S. H. Ho, T. Y. Hsieh, W. H. Lo, C. E. Chen, J. M. Shih, W. L. Chung, B. S. Dai, H. M. Chen, G. Xia, O. Cheng, and C. T. Huang, Appl. Phys. Lett. **99**, 012106 (2011).

<sup>7</sup>C. H. Dai, T. C. Chang, A. K. Chu, Y. J. Kuo, W. H. Lo, S. H. Ho, C. E. Chen, J. M. Shih, H. M. Chen, B. S. Dai, G. Xia, O. Cheng, and C. T. Huang, Appl. Phys. Lett. **98**, 092112 (2011).

This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP

- <sup>8</sup>C. H. Dai, T. C. Chang, A. K. Chu, Y. J. Kuo, Y. C. Hung, W. H. Lo, S. H. Ho, C. E. Chen, J. M. Shih, W. L. Chung, H. M. Chen, B. S. Dai, T. M. Tsai, G. Xia, O. Cheng, and C. T. Huang, Thin Solid Films **520**, 1511 (2011).
- <sup>9</sup>W. H. Lo, T. C. Chang, J. Y. Tsai, C. H. Dai, C. E. Chen, S. H. Ho, H. M. Chen, O. Cheng, and C. T. Huang, Appl. Phys. Lett. **100**, 152102 (2012).
- <sup>10</sup>M. Chang, M. Jo, S. Jung, J. Lee, S. Jeon, and H. Hwang, Appl. Phys. Lett. **94**, 262107 (2009).
- <sup>11</sup>D. H. Triyoso, R. I. Hegde, J. K. Schaeffer, R. Gregory, X.-D. Wang, M. Canonico, D. Roan, E. A. Hebert, K. Kim, J. Jiang, R. Rai, V. Kaushik, and S. B. Samavedam, J. Vac. Sci. Technol. B 25, 3 (2007).
- <sup>12</sup>D. H. Triyoso, R. I. Hegde, J. Jiang, J. K. Schaeffer, and M. V. Raymond, IEEE Electron Device Lett. **29**, 1 (2008).
- <sup>13</sup>W. C. Wu, T. S. Chao, T. H. Chiu, J. C. Wang, C. S. Lai, M. W. Ma, and W. C. Lo, IEEE Electron Device Lett. **29**, 12 (2008).
- <sup>14</sup>H. S. Jung, S. A. Lee, S. h. Rha, S. Y. Lee, H. K. Kim, D. H. Kim, K. H. Oh, J. M. Park, W. H. Kim, M. W. Song, N. I. Lee, and C. S. Hwang, IEEE Trans. Electron Devices 58, 7 (2011).
- <sup>15</sup>W. J. Zhu and T. P. Ma, IEEE Electron Device Lett. **25**, 2 (2004)
- <sup>16</sup>R. Chau, S. Datta, M. Doczy, B. Doyle, J. Kavalieros, and M. Metz, Electron Devices Lett. **25**, 6 (2004).