# A Tunable and Program-Erasable Capacitor on Si with Excellent Tuning Memory

C. H. Lai<sup>a</sup>, C. F. Lee<sup>a</sup>, Albert Chin<sup>a</sup>, C. Zhu<sup>b</sup>, M. F. Li<sup>b</sup>, S. P. McAlister<sup>c</sup>, and D. L. Kwong<sup>d</sup>

<sup>a</sup> Dept. of Electronics Eng., National Chiao Tung Univ., Hsinchu, Taiwan

<sup>b</sup> Silicon Nano Device Lab, Dept. of Electrical and Computer Engineering, National Univ. of Singapore,

Singapore, 119260

<sup>c</sup>National Research Council of Canada, Ottawa, Canada

<sup>d</sup> Dept. of Electrical & Computer Eng., The Univ. of Texas, Austin, TX 78752, USA

Abstract — A novel tunable and program-erasable high-K AIN MIS capacitor is demonstrated for the first time with excellent tuning memory, which is useful to tune the impedance mismatching and resonance frequency without always connected voltage bias circuit. Large  $C_{max}/C_{min}$ tunability of 12 is obtained due to the high-K AIN dielectric with high 5  $\mu F/\mu m^2$  capacitance density. Good tuning memory is evidenced from the small V<sub>th</sub> variation after program or erase at +4 V or -4 V for 10,000 s and the potential of years long extrapolated memory time.

#### I. INTRODUCTION

Since the development of RF ICs, it is highly desirable to have the tuning capability inside the RF circuit. This is because the variations of process and device modeling always shift the resonance frequency of LC tank, create impedance mismatch and change the bandpass frequency from circuit simulation. The tuning capability may from the changing L or C value inside the circuit, but the changing L is still under development even using MEMS technology. In contrast, the tunable capacitor, or varactor is already used to tune the resonance frequency of VCO, but additional voltage bias circuit must be used. In this paper, we propose and demonstrate a new tunable high- $\kappa$  capacitor [1]-[2] like the varactor [3]-[4], but have additional function of long program-erase retention and capable to memorize the tuned capacitor value without always connected voltage bias circuit. Fig. 1 shows the application of this non-volatile capacitor. The mechanism of this novel program-erasable capacitor is due to the injected carriers trapping and de-trapping inside the AlN capacitor and shifts the C-V curve permanently. Similar charge trapping idea has successfully applied to form semi-insulating Si for RF passive devices with performance close to those on GaAs [5]-[6]. The trapped charges can only be removed by the applied erase voltage and shift the C-V back. Although the program and erase function is similar to non-volatile Si/oxide/nitride/oxide/Si (SONOS) memory [7], the mechanism is quite different since only single trapping AIN layer is used rather than the complicated SONOS structure [7]. In addition, the capacitance density of single layer high- $\kappa$  AlN capacitor is also much higher than the SONOS and close to the high- $\kappa$  Al<sub>2</sub>O<sub>3</sub> capacitor [1], which is important to reduce the capacitor area and die size of RF ICs. This simple varactor with program-erasable function and long tuning memory capability should find wide applications to tune the impedance mismatching and resonance frequency offset without using always connected voltage bias circuit and with increasing the successful rate of RF IC design with fewer turn around runs.



Fig. 1. The application of program-erasable high- $\kappa$  tunable capacitor for (a) VCO and (b) RF amplifier. The tuning memory of this device can greatly simply the VCO without external voltage bias circuit and reduce the turn around time due to impedance mismatch in I/O LC networks of RF amplifier.

### II. EXPERIMENTAL PROCEDURE

The MIS capacitors were fabricated using advanced high- $\kappa$  dielectric process [1]-[2]. The device layout is similar to varactor used in RF circuit, where the n<sup>+</sup> sourcedrain is used to connect the bottom of MIS capacitors. After defining and opening the active capacitor area, a thin AIN layer was deposited on Si, and then annealed at 400°C to form the high- $\kappa$  AIN dielectric. Finally, both the top capacitor electrode and transmission line was defined with patterned Al. The high- $\kappa$  MIM capacitors were characterized using an HP4284A precision LCR meter to 1 MHz for tuning capability measurement. The Sparameters were measured to 20 GHz to characterize the RF performance using an HP8510C network analyzer. Additional 'through' transmission lines [5] were measured to de-embed the parasitic inductance in the RF layout of the MIM capacitor. A similar method was used for RF noise analysis in 0.18 to 0.13  $\mu$ m MOSFETs [8].

## **III. RESULTS AND DISCUSSION**

#### A. Tuning and program-erase performance:

Fig. 2 shows the measured C-V characteristics of the novel high- $\kappa$  MIS tunable capacitor. The extremely large tunability of 12 in C<sub>max</sub>/C<sub>min</sub> is due to the high capacitance density ( $\epsilon_0 k/t_k$ ) using high- $\kappa$  gate dielectric. The achieved capacitance density of 4.8 fF/ $\mu$ m<sup>2</sup> is close to that of high- $\kappa$  Al<sub>2</sub>O<sub>3</sub> MIM capacitor reported previously [1]. In additional to the large tunability, this high- $\kappa$  MIS capacitor has unique program and erase functions that can shift the flat band voltage (V<sub>FB</sub>) of capacitance by applied +V<sub>g</sub> and -V<sub>g</sub>, respectively. It is important to notice that such program-erase function is impossible in high- $\kappa$  Al<sub>2</sub>O<sub>3</sub> MIS capacitor as shown in Fig. 3, where continuously increasing the V<sub>FB</sub> is found regardless applying -V<sub>g</sub>.



Fig. 2. The measured C-V characteristics of high- $\kappa$  AlN MIS capacitor. Very large tuning range can be obtained due to the high density capacitors using high- $\kappa$  gate dielectric. The shift of V<sub>FB</sub> in C-V curves is achieved by +V<sub>g</sub> and -V<sub>g</sub> for applied program and erase voltage, respectively.

The reason is because the electron can be injected and trapped into the large energy bandgap ( $E_G$ ) insulating  $AI_2O_3$  during both  $+V_g$  and  $-V_g$  bias that causes continuously increasing the  $V_{FB}$ . In contrast, the hole may also be injected into the AIN MIS capacitor during  $-V_g$ 

bias to cause the stored charge decrease because of the relatively smaller  $E_G$  in wide bandgap semiconductor AIN (~5.0 eV). To the best of our knowledge, this is the first report that the single layer high- $\kappa$  dielectric can have the program-erase function.



Fig. 3. The measured C-V characteristics of high- $\kappa$  Al<sub>2</sub>O<sub>3</sub> MIS capacitor. Although similar large tenability is achieved using the high- $\kappa$  Al<sub>2</sub>O<sub>3</sub> gate dielectric, the shift of C-V can not be restored even at -V<sub>g</sub> bias of -8V. The continuous increasing V<sub>FB</sub> during - V<sub>g</sub> bias is due to the electron injection from gate electrode into the trap states in the Al<sub>2</sub>O<sub>3</sub> MIS capacitor.

#### B. Program-erase retention characteristics:

It is important that long retention of shifted C-V must be preserved after removing the applied voltage. Fig. 4 shows the measured C-V characteristics of AIN MIS capacitor after applying respective program or erase voltage of +4 V or -4 V for 1 ms. The C-V measurements were done after the program-erase from 10 s to 10,000 s. Good program-erase retention is evidenced from the small shift of C-V characteristics or  $V_{FB}$  even after removing the write voltage for 10,000s.

To further evaluate the program-erase retention, we have plotted the threshold voltage  $(V_{th})$  from the measured C-V curves as a function of time. Fig. 5 shows the  $V_{th}$  and retention time plot. The almost symmetrical  $+V_{th}$  for program and  $-V_{th}$  for erase is important for low voltage application. The small variation in  $\pm V_{th}$  with time suggests the excellent memory characteristics and may be useful for years long retention after removing the program-erase voltage similar to non-volatile memory.



Fig. 4. The measured C-V characteristics of AIN MIS capacitor after program at +4 V or erase at -4 V for 1 ms. The retention property is obtained by measuring the C-V after removing the program or erase voltage for 10 s to 10,000 s.



Fig. 5. The retention characteristics of  $+V_{th}$  and  $-V_{th}$  from C-V curves in Fig. 4 of AlN MIS capacitor programmed or erased at +4 V or -4 V for 1 ms. Excellent memory characteristics can be evidenced from the small  $V_{th}$  variation and extrapolated years long memory time.

#### C. RF characteristics:

To investigate the RF characteristics of this tunable and program-erasable AIN capacitor, we have first established the equivalent circuit model. As shown in Fig. 6, the parallel C and  $R_p$  are the basic models for high- $\kappa$ capacitor, whereas additional small series  $R_s$  and  $L_s$  are the parasitic resistance and inductance in the coplanar transmission line. The R and C shunt pass to ground is the transmission line loss to the ground [5]. The intrinsic RF characteristics of AIN MIS capacitor can be further obtained by de-embedding the through line [8]-[9] in additional to the open pad.



Fig. 6. The equivalent circuit model for AIN capacitor simulation at RF regime.

Fig. 7 illustrates the measured S-parameters for AIN MIS capacitors. For comparison, the simulated results using equivalent circuit model in Fig. 6 are also shown in these figures. The good agreement between measured and simulated data over the wide frequency range from 200 MHz to 20 GHz suggests that the equivalent circuit model shown in Fig. 6 is suitable and reliable for capacitor extraction.



Fig. 7. The measured and simulated S-parameters of programerasable AIN capacitors.

We have further plotted the extracted capacitance from the measured and simulated S-parameters. Fig. 8 is the frequency dependence on capacitance for AIN MIS capacitors. High capacitance value can be maintained until the frequency approaching a resonance frequency of 9.7 GHz, which is due to the small parasitic inductance in the transmission line even after de-embedding. The relatively low resonance frequency is also due to the large capacitance and high- $\kappa$  dielectric property of AIN.



Fig. 8. The frequency-dependent capacitance for programerasable AIN MIS capacitors.

We have also plotted the important Q-factor. Fig. 9 shows the Q-factor for memorable AIN MIM capacitors. Good RF performance can be evidenced from the high Qfactor of 70 at high frequency of 6 GHz. The Q-factor decreases rapidly as frequency approaching to resonance frequency and dominated by parasitic inductance from transmission line.



Fig. 9. The Q-factor of the 4.8  $fF/\mu m^2$  AlN MIS capacitors as a function of frequency. Large Q-factor of 70 is obtained.

#### V. CONCLUSION

We have developed a novel program-erasable high- $\kappa$ AlN MIS capacitor with long tuning memory. High capacitance density of 5  $\mu$ F/ $\mu$ m<sup>2</sup> is obtained with large  $C_{max}/C_{min}$  tunability of 12. Good tuning memory is evidenced from the small V<sub>th</sub> variation after program or erase at ±4 V for 10,000 s and potential of years long extrapolated memory time.

#### ACKNOWLEDGEMENT ·

The authors would like to thank Dr. G. W. Huang at National Nano Devices Lab (NDL) for their help in the measurement.

#### REFERENCES

- S. B. Chen, C. H. Lai, A. Chin, J. C. Hsieh, and J. Liu, "RF MIM capacitors using high-κ Al<sub>2</sub>O<sub>3</sub> and AlTiO<sub>x</sub> dielectrics," in *IEEE MTT-S International Microwave Symp. Dig.*, vol. 1, pp. 201-204, 2002.
- [2] C. H. Huang, M.Y. Yang, A. Chin, C. X. Zhu, M. F. Li, and D. L. Kwong, "High density RF MIM capacitors using high-D AITaO<sub>x</sub> dielectrics," in *IEEE MTT-S International Microwave Symp. Dig.*, vol. 1, pp. 507-510, 2003.
- [3] D. Coolbaugh, E. Eshun, R. Groves, D. Harame, J. Johnson, M. Hammad, Z. He, V. Ramachandran, K. Stein, S. Si Onge, S. Subbanna, D. Wang, R. Volant, X. Wang, K. Watshon, "Advanced passive devices for enhanced integrated RF circuit performance," *IEEE RF-IC Symp.*, pp. 341-344, 2002.
- [4] T. Soorapanth, C. P. Yue, D. K. Shaeffer, T. H. Lee, and S. S. Wong, *IEEE RF-IC Symp.*, "Analysis and optimization of accumulation-mode varactor for RF ICs," *Symp. on VLSI Circuits Dig.*, pp. 32-33, 1998.
- [5] K. T. Chan, A. Chin, S. P. McAlister, C. Y. Chang, V. Liang, J. K. Chen, S. C. Chien, D. S. Duh, and W. J. Lin, "Low RF loss and noise of transmission lines on Si substrates using an improved ion implantation process," in *IEEE MTT-S International Microwave Symp. Dig.*, vol. 2, pp. 963-966, 2003.
- [6] A. Chin, K. T. Chan, H. C. Huang, C. Chen, V. Liang, J. K. Chen, S. C. Chien, S. W. Sun, D. S. Duh, W. J. Lin, C. Zhu, M.-F. Li, S. P. McAlister and D. L. Kwong, "RF Passive Devices on Si with Excellent Performance Close to Ideal Devices Designed by Electro-Magnetic Simulation," in *International Electron Devices Meeting (IEDM) Tech. Dig.*, pp. 375-378, 2003.
- [7] C. H. Lee, K. I. Choi, M. K. Cho, Y. H. Song, K. C. Park, and K. Kim, "A Novel SONOS Structure of SiO<sub>2</sub>/SiN/Al<sub>2</sub>O<sub>3</sub> with TaN Metal Gate for Multi-Giga Bit Flash Memeries," in *International Electron Devices Meeting (IEDM) Tech. Dig.*, pp. 613-616, 2003.
- [8] C. H. Huang, K. T. Chan, C. Y. Chen, A. Chin, G. W. Huang, C. Tseng, V. Liang, J. K. Chen, and S. C. Chien, "The minimum noise figure and mechanism as scaling RF MOSFETs from 0.18 to 0.13 μm technology nodes," *IEEE RF-IC Symp. Dig.*, pp. 373-376, 2003.
- [9] M.Y. Yang, C.H. Huang, A. Chin, C. Zhu, B.J. Cho, M.F. Li, and Dim-Lee Kwong, "Very high density RF MIM capacitors (17fF/µm<sup>2</sup>) using high-κ Al<sub>2</sub>O<sub>3</sub> doped Ta<sub>2</sub>O<sub>5</sub> dielectrics," *IEEE Microwave & Wireless Components Lett.*, vol. 13, no. 10, pp. 431-433, 2003.