# Liquid Crystal Display (LCD) Supplied by Highly Integrated Dual-Side Dual-Output Switched-Capacitor DC-DC Converter With Only Two Flying Capacitors Yang-Ching Lin, Yean-Kuo Luo, Ke-Horng Chen, Senior Member, IEEE, and Wei-Chou Hsu, Member, IEEE Abstract—This paper proposes a highly integrated dual-side dual-output (DSDO) switched-capacitor (SC) converter with only two flying capacitors. Generally, a dual-phase voltage doubler and an inverter are used to supply positive and negative voltages for thin film transistor-liquid crystal display (TFT-LCD) gate drivers, respectively. Four flying capacitors, eight pin-outs for the four flying capacitors, and 16 power switches are necessary for their operations in the driver integrated chip (IC). The proposed DSDO SC converter combines both dual-phase voltage doubler and inverter converter in one channel through the use of time multiplexing technique with minimal performance degradation. As a result, the proposed converter not only reduces the number of flying capacitors from four to two, but also removes four IC pin-outs for lower cost and more compact size. Moreover, the 16 required power switches are reduced to 12, resulting in an approximated 27% decrease of the silicon area. Index Terms—Constant frequency regulation, DC-DC power converter, dual phase voltage doubler, dual-side dual-output, inverter, switched-capacitor converter. # I. INTRODUCTION N RECENT years, because of its brightness, rich color depth, low cost, and long life span, the thin film transistor-liquid crystal display (TFT-LCD) panel has become the most popular display for mobile or handheld devices such as cell phones, MP3 players, digital cameras, personal digital assistants (PDAs) and laptops. Fig. 1 shows the block diagram of a QVGA TFT-LCD driver that is mainly composed of a source driver, a gate driver, VCOM reference voltage, Gamma reference voltage, timing control, and a power generation unit [1]–[4]. The power generation unit can supply the VCORE voltage to the timing control block for sequence control, the VCL voltage for VCOM reference, the VGH and VGL voltages (equal to $4 \times \text{VCI}$ and $-2 \times \text{VCI}$ , respectively) for pixel on/off Manuscript received January 26, 2011; revised March 26, 2011; accepted May 23, 2011. Date of publication August 22, 2011; date of current version January 27, 2012. This paper was recommended by Associate Editor G. Palumbo. Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org. Digital Object Identifier 10.1109/TCSI.2011.2162369 Fig. 1. Simple block diagram of a TFT-LCD driver. control, and the DDVDH voltage for source driver, and Gamma and VCOM references. The power supply requirements vary according to the panel driving method, the panel size, and the panel characteristic. In addition, the basic load current requirement in a QVGA panel is in the range of several milliamperes. Thus, the inductive switching converters, such as the boost and inverter, can be used separately to supply the bias requirements for better performance in terms of having a smaller ripple and larger driving capability. However, the two inductor components, which have high costs and large footprint areas compared to the SC converter design, are used. In contrast, many control methods, such as single-inductor dual-output (SIDO) or single-inductor multiple-output (SIMO) controls are used to reduce cost [5]–[10]. However, an inductor is still required, and the control methods remain too complicated. In a load range of 1–2 mA, these inductor-based methods may operate in the discontinuous conduction mode (DCM) or in the continuous conduction mode (CCM) mode with a large inductor. These methods are overdesigned and are not suitable for such application. According to the conventional power generation unit design, the SC voltage converters, also called charge pumps, are most commonly used in hand-held TFT-LCD drivers. As shown in Fig. 1, these voltage converters are used to convert the system input voltage level, *VCI*, to a higher voltage level (doubler) or a negative voltage level (inverter) for use in certain function Y.-C. Lin and K.-H. Chen are with the Institute of Electrical Control Engineering, National Chiao Tung University, Hsinchu 300, Taiwan (e-mail: khchen@cn.nctu.edu.tw). Y.-K. Luo and W.-C. Hsu are with the Institute of Microelectronics, National Cheng Kung University, Tainan 70101, Taiwan. Fig. 2. (a) Operation of the inversion-based techniques. (b) AC VCOM driving control. (c) DC VCOM driving control. blocks in the TFT-LCD driver, such as the gate, source and VCOM drivers [1]. The flicker issue in the TFT-LCD driver can be effectively solved using inversion-based techniques, such as frame inversion, line inversion, or dot inversion [1]–[4]. The theory of the inversion-based techniques is based on having different polarities for liquid crystals between the previous and succeeding frames. The polarity reverse control is shown in Fig. 2(a). The net effective voltage across the liquid crystals or pixels is zero. Frames 1 and 2 (i.e., the previous and the succeeding states, respectively) alternate by cycle. Basically, the control methods used for LC polarity reversion function can be divided into two parts, namely, the AC VCOM and the DC VCOM driving controls. The operations of these control methods are illustrated in Figs. 2(b) and (c), respectively. According to the control topology, the AC VCOM control is suitable for use in frame and line inversion-based drivers. The main advantage of the AC VCOM control is that it reduces the maximum rating of a device without using high voltage, unlike the DC VCOM technique [3], [4]. In general, to have both high-resolution and gray-level performance, the gray-scale voltage is set to 4–5 V. As a result, 12 V high-voltage devices are used for the DC VCOM control. In contrast, with proper design, the AC VCOM control merely requires a 5-V device. Thus, the AC VCOM control is preferred for a small-sized or QVGA TFT-LCD driver. As shown in Fig. 2(b), the VCOM voltage is set to a range between -0.2 V and 5 V. Smaller voltage stress requirement can result in lower-cost chip design showing that the SC converter is suitable for the LCD driver. Many SC techniques and papers have been published for commercial products [11]–[21]. Usually, the SC converter requires a dual-side voltage doubler and a dual-side inverter for TFT-LCDs in commercial products. The voltage doubler uses two flying capacitors to generate the output voltage with a value two times the input voltage, VCI. Similarly, the inverter also uses two flying capacitors to generate the negative output, which is the inversion of VCI [13]–[19]. Prior works have proposed an integrated step up/down SC converter or bidirectional charge pump [20], [21]. However, without a negative supply, an independent inverter is still required. In this paper, the dual-side dual-output (DSDO) switched capacitor (SC) converter needing only two flying capacitors is proposed to generate two voltages, but with the values doubled and a negative system input voltage. The proposal saves over 27% IC layout area and four flying-capacitance pin-outs, compared with conventional designs. The proposed converter is described in Section II. Operation and circuit implementation are described in Section III. Experimental results are shown in Section IV. Finally, a conclusion is made in Section V. #### II. THE PROPOSED DSDO SC CONVERTER Fig. 3 shows the power system of a TFT-LCD driver and its related off-chip capacitors. In a conventional power generation unit, four flying capacitors, $C_1$ – $C_4$ , with eight pins are necessary. The VCI supplies the analog module in the range of 2.5–3.6 V. DDVDH supplies positive voltage to the source driver. VCOM is a reference voltage of 4.7–6 V, whereas the VCL also supplies negative voltage for the VCOM in the range of -2.4 to -3 V. VGH and VGL are usually in the range of 10 to 20 V and -5 to -15 V, respectively. The VGH and the VGL channels operate at high-voltage stress (>6 V) and are, therefore, not included in the current study. The specifications of the power generation unit are listed in Table I. As shown in Fig. 4(a), $\Phi 1P$ and $\Phi 2P$ are non-overlap clocks used for the control of 16 power switches, P1–P8 and N1–N8, with off-chip flying capacitors, $C_1$ – $C_4$ , in a dual-side converter. The advantage of the dual-side voltage converter is its lower voltage ripple compared with the single-side voltage converter. The application of the dual-side voltage converter is shown in Fig. 4(a). However, the dual-side voltage doubler and the dual-side inverter need two extra flying capacitors and four pin-outs compared with the single-side voltage doubler and the single-side inverter. The detailed operation is explained in Section III. Considering the on-resistance of the power switches and the parasitic resistance of the power path during each charge/discharge period, a dual-side converter may not be the most economically #### Proposed DSDO design: 4 pin outs (C11P,C11N,C31P,C31N) LCD Mirco-Control Unit (MCU), Graphics Random Acco Source S[720:1] Driver DOTCLK ENABLE Memory (GRAM) and related OSC Timing Controller Gamma PWM OUT ₩ Reference /reglout Circuit Power Generation Unit CABC VCI AGND VGH LCD VGL SC G[320:1] Voltage Voltage Inverter VCOM Reference VCOMH/ Regulators 44 Conventional design: 8 pin outs (C11P,C11N,C12P,C12N,C31P,C31N,C32P,C32N) $C_2$ Fig. 3. TFT-LCD driver and its related off-chip capacitors. $C_I$ TABLE I VOLTAGE SPECIFICATIONS OF POWER GENERATION UNIT $C_5$ | VCI | 2.5-3.6 V | |-------|--------------| | DDVDH | 4.7-6 V | | VCL | -2.4 to -3 V | | VGH | 10-20 V | | VGL | -5 to -15 V | and optimal size design. The cost and the volume of conventional power generation units need to be reduced for high integration and compact size. The proposed DSDO SC converter is presented in Fig. 4(b). Only two off-chip flying capacitors ( $C_1$ and $C_2$ ) and four pinouts (C11P, C11N, C12P and C12N) are needed. The clock signals $\Phi 1$ – $\Phi 4$ are non-overlap clocks used for power switches control. The proposed DSDO SC converter supplies two different polarity outputs at the same time without adding external off-chip components. Using the dual-side control, the output ripple can be reduced to meet the requirement of the TFT-LCD panel. Because of the lower effective switching frequency and higher output impedance, the driving capability of the proposed DSDO SC converter is lower than that implemented using an independent dual-side doubler and inverter at the same time. # III. OPERATION OF THE PROPOSED DSDO SC CONVERTER ### A. Operation The operation of the DSDO SC converter is shown in Fig. 5. The operation sequence refers to Phases 1, 2, 3, and 4. During Phase 1, $(\Phi 1 = \text{high and } \Phi 2 = \Phi 3 = \Phi 4 = \text{low})$ , the transistors (P21 and N21) and (P23 and N22) are turned on to charge the flying capacitors, $C_1$ and $C_2$ , respectively, as shown in Fig. 5(a). During Phase 2 ( $\Phi 2 = \text{high and } \Phi 1 = \Phi 3 = \Phi 4 = \text{low}$ ), the transistors, P22 and P25, are turned on to pump the stored charge from the capacitor $C_1$ to the output capacitor $C_7$ to generate the voltage, DDVDH. Meanwhile, the transistors, N25 and N26, are turned on to transfer the negative charge from the capacitor $C_2$ to the output capacitor $C_8$ to generate the negative voltage, VCL. During the Phase 2, both *DDVDH* and *VCL* receive energy from the converter. Fig. 5(b) illustrates the operation. Fig. 4. (a) Dual-side doubler and inverter converters at transistor-level. (b) Proposed DSDO SC converter. During Phase 3, the operation is the same as that in Phase 1, and the flying capacitor is recharged again. Transistors, N23 and N24, are turned on to transfer the negative charge from the capacitor $C_1$ to the output capacitor $C_8$ during Phase 4. Simultaneously, the transistors, P24 and P26, are turned on to pump the charge from the capacitor $C_2$ to the output capacitor $C_7$ . After the above operation, both DDVDH and VCL receive energy from the converter. Using the dual-side control, the ripple can be effectively reduced to an acceptable range. # B. Output Voltage Drop The voltage drop due to the power switches and the impedance of the flying capacitor are very important for the driving design of the TFT-LCD. Although the above operation is divided into four phases, it can be treated as one charge cycle and one discharge cycle from the viewpoint of output capacitor. For example, the DDVDH output capacitor receives energy during Phase 2 and Phase 4, and supplies current during Phase 1 and Phase 3. In a steady state, the energy of the charge cycle is equal to that of the discharge cycle. Fig. 5. (a) Operation of the proposed DSDO SC converter during phase 1 and phase 3. (b) Operation during phase 2. (c) Operation during phase 4. Fig. 6. Voltage waveform of flying capacitor $C_1$ . For simplification, the on-resistance of each power switches is assumed to be of the same value as $(R_{\rm SW})/2$ . In addition, $C_1=C_2=C_{\rm FLY}$ . If the load currents at the DDVDH output and the VCL output are defined as $I_{\rm LOAD(DDVDH)}$ and $I_{\rm LOAD(VCL)}$ , respectively, the charge delivered to the DDVDH output from the flying capacitor $C_1$ during each switching period is $Q_{\rm POS}$ , which is equal to $C_1 \times (V_2-V_1)$ , and the supplied charge during the period of $(T_{\Phi 1} + T_{\Phi 2})$ is equal to $(T_{\Phi 1} + T_{\Phi 2}) \times I_{\text{LOAD}(\text{DDVDH})}$ . If the loading at each output is equivalent and the mismatch condition diminishes in a steady state, according to the theorem of charge conservation at the flying capacitance $C_1, V_1 = V_1'$ and $V_2 = V_2'$ . Here, $V_1, V_1'V_2$ and $V_2'$ are the voltage drops between the node C11P and the node C11N at the end of each period. In addition, $C_1 \times (V_2 - V_1)$ is equal to $(T_{\Phi 1} + T_{\Phi 2}) \times I_{\text{LOAD}(\text{DDVDH})}$ , as expressed in (1). The charge and discharge curves can be expressed as (2) and (3) during the periods $T_{\Phi 1}$ and $T_{\Phi 2}$ , respectively. The value of DDVDH is derived from (4) through (1)–(3) in a steady state. Fig. 6 shows the waveform of flying capacitor $C_1$ . $$Q_{POS} = C_1 * (V_2 - V_1)$$ = $I_{LOAD(DDVDH)} * (T_{\Phi 1} + T_{\Phi 2})$ (1) $$V_1 = V_2 + (V_{\text{DDVDH}} - VCI - V_2) * (1 - e^{-\beta})$$ (2) $$V_2 = V_1 + (VCI - V_1) * (1 - e^{-\beta})$$ (3) $$V_{\text{DDVDH}} = 2 * VCI - \frac{I_{\text{LOAD(DDCDH)}}}{2 * F_{\text{OSC}} * C_{\text{FLV}}} \frac{1 + e^{-\beta}}{1 - e^{-\beta}}$$ (4) where $$\beta = \frac{1}{4 * F_{\text{OSC}} * R_{\text{SW}} * C_{\text{FLY}}} \tag{5}$$ and $$F_{\rm OSC} = \frac{1}{T_{\Phi 1} + T_{\Phi 2} + T_{\Phi 3} + T_{\Phi 4}}. (6)$$ The value $\beta$ in (5) is the charge/discharge time constant. Similarly, the value of VCL can also be derived from (7), where $F_{\rm OSC}$ is the switching frequency: $$V_{\text{VCL}} = -\text{VCI} + \frac{I_{\text{LOAD(VCL)}}}{2 * F_{\text{OSC}} * C_{\text{FLY}}} \frac{1 + e^{-\beta}}{1 - e^{-\beta}}.$$ (7) However, if the on-resistance of the power switches, $R_{\rm SW}$ , is much larger than $1/2(F_{\rm OSC}\times C_{\rm FLY})$ , the values of DDVDH and VCL can be simply derived as (8) and (9), respectively, when the average method is applied and the switching ripple is ignored: $$V_{\text{DDVDH}} = 2 * \text{VCI} - 4 * (I_{\text{LOAD(DDVDH})} * R_{\text{SW}})$$ (8) $$V_{\text{VCL}} = -\text{VCI} + 2 * (I_{\text{LOAD(VCL)}} * R_{\text{SW}}). \tag{9}$$ The proper selection of $R_{\rm SW}$ can ensure that the DSDO SC converter in compact in size and has no serious performance degradation. In the current study, the maximum output impedance is 150 $\Omega$ . A proper value of $R_{\rm SW}$ can be selected to achieve a compact size. Designing the $R_{\rm SW}$ value to an order of milliohm at the cost of silicon area is unnecessary. ## C. Output Ripple The output ripple voltage, which may cause the water ripple on the panel, needs to be suppressed. As shown in Fig. 7(a) and (b), the voltage ripple of a single-side doubler and inverter is obtained similarly as in (10): $$V_{\text{RIPPLE}} = V_{\text{RIPPPLE1}} + V_{\text{RIPPLE2}}$$ = $2I_{\text{OUT}} * \text{ESR}_{\text{OUTPUT\_CAP}} + \frac{I_{\text{OUT}}}{2f_S * C_{\text{OUTPUT}}}$ . (10) Fig. 7. (a) Waveforms of the single-side voltage doubler. (b) Waveforms of the single-side voltage inverter. (c) Waveforms of the dual-side voltage converter. It contains the ripple $V_{\rm RIPPLE1}$ from the parasitic resistance between the output capacitor and the output node, and the Fig. 8. (a) Clock generation block and start-up control. (b) Waveforms of the clock generation. ripple $V_{\rm RIPPLE2}$ from the charging/discharging of the output capacitor. Here, $f_S$ is the switching frequency, $I_{\rm OUT}$ is the load current, and ${\rm ESR}_{\rm OUTPUT\_CAP}$ is the summation of the equivalent series resistance (ESR) of the output capacitor, $C_{\rm OUTPUT}$ , and the parasitic resistance of the power path. When a dual-side control is applied, the $V_{\rm RIPPLE}$ voltage can be reduced to only $V_{\rm RIPPLE2}$ , because the current ripple $i_{\rm FLYING}$ is continuous during the charge/discharge phase, unlike with the single-side voltage doubler and inverter. Fig. 7(c) shows the waveforms of the dual-side voltage doubler. The ripple voltage of a dual-side voltage doubler is approximated as in (11). $$V_{\text{RIPPLE\_dual}} = V_{\text{RIPPLE2}} = \frac{I_{\text{OUT}}}{2f_S * C_{\text{OUTPUT}}}$$ (11) According to the DSDO operation, a dual-output can be achieved by just a single-side operation with two flying capacitors. However, the unacceptable ripple voltage is four times larger than that in a dual-side doubler. This is equivalent to one-fourth equivalent charge/discharge period compared with the dual-side voltage doubler and inverter when a single-side operation is applied in the proposed converter. Using the time-multiplexing control, the DSDO can reduce the ripple voltage to half without adding any flying capacitors; the ripple voltage has the same value as a conventional singleside doubler or inverter as expressed in (10). # IV. CIRCUIT IMPLEMENTATION The four-phase clock generation is shown in Fig. 8(a) and the waveforms of each non-overlap clock signal from $\Phi 1_{(\mathrm{BEF})}$ to $\Phi 4_{(\mathrm{BEF})}$ are shown in Fig. 8(b). The key to generating those non-overlap clocks is that the CKI signal produced by the CKA signal after the frequency dividing operation through the use of a D-Flip-Flop (DFF). The start-up sequence is the output DDVDH voltage first, and the VCL voltage is permitted to output after the Fig. 9. Level shifters. (a) Conversion from positive voltage to negative voltage. (b) Conversion from positive low voltage to positive high voltage. delay of 30 ms. A VCL\_ENABLE control signal is used to turn on the clock $\Phi4_{\rm (BEF)}$ and permit the $\it VCL$ to output. Level shifter blocks are shown in Fig. 9. According to bipolar outputs topology, both level shifters that convert positive low voltage to positive high voltage and positive voltage to negative voltage are needed. The gate driver is shown in Fig. 10. According to the polarity of the output voltage, the power supply of the gate driver needs to be shifted to the same or the highest voltage level in the chip all the time. A simple inverter chain is applied as the gate driver. #### V. EXPERIMENTAL RESULTS The proposed DSDO SC converter was fabricated in a 0.13 $\mu$ m 1.8 V/5 V/32 V CMOS 2P5M process. The *DDVDH* output voltage was set to 2 × VCI and the *VCL* output was set to -VCI. Fig. 11 shows the chip micrograph of a TFT-LCD driver with the layout of the proposed DSDO SC converter. Fig. 10. Gate driver of the proposed converter. Fig. 11. Chip micrograph of a TFT-LCD driver and the zoom-in layout of the DSDO SC converter. The total area of TFT-LCD was $16500 \times 700~\mu\text{m}^2$ and the die area of the proposed converter was $1955 \times 130~\mu\text{m}^2$ . In the current study, the on resistance of each power switches were designed to approximately 15 $\Omega$ for a compact-size design. The clock frequency was 20 kHz and the flying capacitors and the output capacitors were all equal to 1 uF with ESR was 50 m $\Omega$ . Fig. 12(a) shows the simulation results of the proposed DSDO converter. Fig. 12(b) shows the zoom-in of the *DDVDH* and the *VCL* in Fig. 12 (a). The load current of each output is 2 mA and the *VCI* input voltage is approximately 2.5 V. The simulation results show that the dual outputs are supplied at the same time with 2 mA load at each output. The measurement result of the proposed DSDO converter is shown in Figs. 13 and 14. Fig. 13 is the start-up waveform of the proposed converter. The positive output of the DDVDH is 4.81 V and the negative output of the VCL is -2.31 V, whereas the VCI is approximately 2.5 V. The ripple voltages of the DDVDH and VCL output are 95 mV and 85 mV, respectively when the load current is 2 mA. Table II shows the specifications of the proposed converter. Switching frequency of 20 kHz was selected because the impendence of the flying capacitance is approximately 8 $\Omega$ , which is the same order of the power switch. Higher switching frequency is better for lower output voltage ripple. However, if a large parasitic resistance at the power path exists between the output node and the output capacitance, the output ripple is slightly related to the ripple that is contributed by the charging/discharging output capacitor. That is, the value Fig. 12. (a) Simulation waveform of the proposed DSDO converter. (b) Zoom-in of the DDVDH and VCL. Fig. 13. Measured start-up waveforms of the proposed DSDO converter. of $V_{\mathrm{RIPPLE1}}$ is much larger than that of $V_{\mathrm{RIPPLE2}}$ in (10). The ripple reduction is small even if the switching frequency continues to increase. On the other hand, the output voltage drop can be decreased if the resistance of the power switches/power path is decreased or the switching frequency is increased. Table III shows the comparison between the proposed converter and the conventional design with two independent channels (doubler and inverter). The measured voltage ripples of the proposed and conventional design are 95 mV and 58 mV, respectively. Fig. 15 shows the measurement efficiency of the proposed converter when the switching frequency of the proposed converter is 20 kHz. Fig. 14. Measured output waveforms of the DSDO converter. Fig. 15. Measurement efficiency of the DSDO converter when the switching frequency is 20 kHz. TABLE II SPECIFICATIONS OF THE PROPOSED CONVERTER | | Proposed converter | |-------------------------------|--------------------| | Input voltage (VCI) | 2.5 V | | Output voltage (Dual) | 4.81 V and -2.31V | | Flying capacitors $(C_1/C_2)$ | 1 μF /1 μF | | Output capacitors $(C_7/C_8)$ | 1 μF /1 μF | | Switching Frequency | 20 kHz | | Ripple voltage (DDVDH/VCL) | 95 mV/85 mV | | Load current (DDVDH /VCL) | 2 mA/2 mA | | Switching frequency | 20 kHz | | ESR of output capacitor | 50 mΩ | TABLE III COMPARISON BETWEEN THE PROPOSED AND THE CONVENTIONAL TOPOLOGIES | Topology | Proposed | Conventional dual-<br>side converter | |---------------------------|----------|--------------------------------------| | Flying capacitor | 2 | 4 | | Output capacitor | 2 | 2 | | Pin-outs | 6 | 10 | | Power switches | 12 | 16 | | Chip area (normalization) | 77% | 100% | | Ripple voltage | 95 mV | 58mV | #### VI. CONCLUSION In this paper, the DSDO SC converter is proposed to successfully provide a simple topology to reduce the number of power switches, and thereby decreasing the number of flying capacitors (from four to two) and the pin-outs (from eight to four). The DSDO topology can effectively integrate two independent channels (doubler and inverter) in one channel, and has the advantages of having a compact size and a small layout of PCB. The test chip uses 0.13 $\mu$ m CMOS technology. The results of the experimental demonstrate that the combination doubler and the inverter can correctly drive the TFT-LCD panel with a chip reduction of 23%. #### REFERENCES - D. J. R. Cristaldi, S. Pennisi, and F. Pulvirenti, Liquid Crystal Display Drivers—Techniques and Circuits. New York: Springer, 2009. - [2] Intersil Americas Inc., "LCD screens don't flicker—Or do they?" Application Note, Sep. 26, 2006. - [3] J.-H. Woo, J.-G. Lee, Y.-H. Jun, and B.-S. Kong, "A line inversion-based stepwise data driving for low-power mobile TFT-LCDs," *IEEE Trans. Consum. Electron.*, vol. 56, no. 2, pp. 1002–1009, May 2010. - [4] S.-S. Yang, P.-L. Guo, T.-Y. Chang, and J.-H. Hong, "A multi-phase charge-sharing technique without external capacitor for low-power TFT-LCD column drivers," in *Proc. 2003 Int. Symp. Circuits Syst. (ISCAS'03)*, 2003, vol. 5, pp. 365–368. [5] Y.-H. Lee, M.-H. Hung, Y.-N. Tsai, M.-T. Fang, and K.-H. Chen, "A - [5] Y.-H. Lee, M.-H. Hung, Y.-N. Tsai, M.-T. Fang, and K.-H. Chen, "A single-inductor multiple positive and negative outputs (SIMPNO) converters with a vector current control mode of electronic paper displays (EPDs)," in *Proc. ESSCIRC*, 2010, pp. 446–449. - [6] M.-H. Huang, Y.-N. Tsai, and K.-H. Chen, "Sub-1 V input single-inductor dual output (SIDO) DC-DC converter with adaptive load-tracking control (ALTC) for single-cell-powered system," *IEEE Trans. Power Electron.*, vol. 25, no. 7, pp. 1713–1724, 2010. - [7] Y. Zheng, R. Bondade, D. Ma, and S. Abedinpour, "An integrated SIDO boost power converter with adaptive freewheel switching technique," in *Proc. IEEE Energy Conversion Congress and Exposition* (ECCE), Sep. 2010, pp. 3516–3522. - [8] W.-H. Chang, J.-H. Wang, and C.-H. Tasi, "A peak-current controlled single-inductor dual output DC-DC buck converter with a time-multiplexing scheme," in *Proc. IEEE Int. Symp. VLSI Design, Automation* and Test, Apr. 2010, pp. 331–334. - [9] D. Ma, W. H. Ki, P. K. T. Mok, and C.-Y. Tsui, "Single-inductor multiple-output switching converters with bipolar outputs," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS'01)*, 2001, vol. 3, pp. 301–304. - [10] E. Bayer and G. Thiele, "A single-inductor multiple-output converter with peak current state-machine control," presented at the IEEE Appl. Power Electronics Conf. Expo., 2006. - [11] G. Palumbo and D. Pappalardo, "Charge pump circuits: An overview on design strategies and topologies," *IEEE Circuits Syst. Mag.*, vol. 10, no. 1, pp. 31–45, Mar. 2010. - [12] G. Palumbo, D. Pappalardo, and M. Gaibotti, "Charge pump circuits: Power consumption optimization," *IEEE Trans. Circuits Syst. I*, vol. 49, no. 11, pp. 1535–1542, Nov. 2002. - [13] C.-Y. Hsieh, P.-C. Fan, and K.-H. Chen, "A dual phase charge pump with compact size," in *Proc. IEEE Int. Conf. Electronics, Circuit and Systems (ICECS)*, 2007, pp. 202–205. - [14] Maxim Inc., "Low-noise, regulated, negative charge-pump power supplies for GaAsFET bias," MAX850-MAX853, Apr. 1996. - [15] Y. Nakagome, H. Tanaka, K. Takeuchi, E. Kume, Y. Watanabe, T. Kaga, Y. Kawamoto, F. Murai, R. Izawa, D. Hisamoto, T. Kisu, T. Nishida, E. Takeda, and K. Itoh, "An experimental 1.5-V 64-Mb DRAM," *IEEE J. Solid-State Circuits*, vol. 26, no. 4, pp. 465–472, Apr. 1991. - [16] P. Favrat, P. Deval, and M. J. Delercq, "A high-efficiency CMOS voltage doubler," *IEEE J. Solid-State Circuits*, vol. 33, no. 3, pp. 410–416, Mar. 1998. - [17] H. Lee and P. K. T. Mok, "Switching noise and shoot-through current reduction techniques for switched-capacitor voltage doubler," *IEEE J. Solid-State Circuits*, vol. 40, no. 5, pp. 1136–1146, May 2005. - [18] H. Lee and P. K. T. Mok, "An SC voltage doubler with pseudo-continuous output regulation using a three-stage switchable opamp," *IEEE J. Solid-State Circuits*, vol. 42, no. 6, pp. 1216–1229, May 2007. - [19] X. Zhang and H. Lee, "An efficiency-enhanced auto-reconfigurable 2 × /3 × SC charge pump for transcutaneous power transmission," *IEEE J. Solid-State Circuits*, vol. 45, no. 9, pp. 1906–1922, Sep. 2010. - [20] H. S. H. Chung, W. C. Chow, S. Y. R. Hui, and S. T. S. Lee, "Development of a switched-capacitor DC-DC converter with bidirectional power flow," *IEEE Trans. Circuits Systems I: Fundam. Theory Appl.*, vol. 47, no. 9, pp. 1383–1389, Sep. 2000. - [21] S. Han, X. Wu, and X. Yan, "Novel dual-output step up and down switched capacitor DC/DC converter," in *Proc. IEEE Conf. Electron Devices and Solid-State Circuits (EDSSC)*, 2007, pp. 871–874. Yang-Ching Lin received the B.S. degree in electronics engineering and the M.S. degree in electrical control engineering from National Chiao Tung University, Hsinchu, Taiwan, in 2000 and 2010, respectively. His research interests include power management IC designs, analog integrated circuits and small panel display driver ICs for portable devices. Yean-Kuo Luo was born in Tainan, Taiwan. He received the B.S. and M.S. degrees in microelectronics from National Cheng-Kung University, Tainan, Taiwan, in 2001 and 2003, respectively. He is currently pursuing the Ph.D. degree in the Institute of Microelectronics, Nation Cheng-Kung University, Tainan, Taiwan. He is also a Faculty Member at the Mixed Signal and Power Management IC Laboratory, Institute of Electrical Control Engineering, National Chiao Tung University, Hsinchu, Taiwan. **Ke-Horng Chen** (M'04–SM'09) received the B.S., M.S., and Ph.D. degrees in electrical engineering from National Taiwan University, Taipei, Taiwan, in 1994, 1996, and 2003, respectively. From 1996 to 1998, he was a part-time IC designer at Philips, Taipei. From 1998 to 2000, he was an application engineer at Avanti Ltd., Taiwan. From 2000 to 2003, he was a project manager at ACARD Ltd., where he was engaged in designing power-management ICs. He is currently an Associate Professor in the Department of Electrical Engineering, National Chiao Tung University, Hsinchu, Taiwan, where he oversees the Mixed-Signal and Power Management IC Laboratory. He is the author/coauthor of more than 100 papers published in journals and conferences, as well as the owner of several significant patents. His current research interests include power management ICs; mixed-signal circuit designs; display algorithm and driver designs of liquid crystal display TV; red, green, and blue color sequential backlight designs for optically compensated bend panels; and low-voltage circuit designs. Wei-Chou Hsu (M'87) was born in Taichung, Taiwan, on May 28, 1957. He received the B.S., M.S., and Ph.D. degrees from National Cheng Kung University (NCKU), Tainan, Taiwan, all in electrical engineering, in 1979, 1981, and 1984, respectively. In 1979, he passed the National Higher Civil Service Examination and received the Technical Expert License of the Republic of China in electrical engineering. In 1983, he was with Four Dimensions Company, CA, as an Engineer. From 1982 to 1985, he was an In- structor with the Department of Electrical Engineering, NCKU, and since 1985, he has been an Associate Professor. From 1991 to 1992, he was a Postdoctoral Researcher with the Department of Electrical Engineering, University of Florida, Gainesville. Since 1993, he has been a Professor with the Department of Electrical Engineering, NCKU. In 2000–2005, he was the Associate Chair with the Department of Electrical Engineering, NCKU, and the Chair of the Institute of Microelectronics, NCKU. In 2005–2008, he was the Chair of the Department of Electrical Engineering, NCKU. Since 2008, he has been the Chair of the Advanced Optoelectronic Technology Center, NCKU. His research interests include metal-organic-chemical-vapor-deposition and molecular-beam-epitaxy-grown pseudomorphic heterostructure field-effect transistors (FETs), d-doped FETs, high-power FETs, heterojunction bipolar transistors, organic light-emitting diodes, and organic photovoltaic devices.