#### References

- MINN, H., ZENG, M., and BHARAGVA, VK.: 'On timing offset estimation for OFDM systems', *IEEE Commun. Lett.*, 2000, 40, (7), pp. 242–244
  SCHMIDL, T.M., and COX, D.C.: 'Robust frequency and timing
- 2 SCHMIDL, T.M., and COX, D.C.: 'Robust frequency and timing synchronization for OFDM', *IEEE Trans. Commun.*, 1997, 45, (12), pp. 1613–1621
- 3 HSIEH, M.-H., and WEI, C.-H.: 'A low-complexity frame synchronization and frequency offset compensation scheme for OFDM systems over fading channels', *IEEE Trans. Veh. Technol.*, 1999, **48**, (5), pp. 1596–1609

## High power Al<sub>0.3</sub>Ga<sub>0.7</sub>As/In<sub>0.2</sub>Ga<sub>0.8</sub>As enhancement-mode PHEMT for low-voltage wireless communication systems

S.H. Chen, Li Chang, E.Y. Chang, J.W. Wu and Chun-Yen Chang

A 20 mm-wide enhancement-mode pseudomorphic highelectron-mobility transistor (E-PHEMT) has been developed. The device has high transconductance of 490 mS/mm, and high maximum drain current of 350 mA/mm due to the use of an Al<sub>0.3</sub>Ga<sub>0.7</sub>As/ In<sub>0.2</sub>Ga<sub>0.8</sub>As-based structure for carrier confinement. At 1.9 GHz and 3.0 V, the E-PHEMT shows 34.1 dBm (128 mW/mm) output power with power-added efficiency (PAE) of 64.5%. At 2.4 V, the maximum saturated output power is 32.25 dBm and maximum PAE is 78.5%. The E-PHEMT demonstrates excellent power performance at 1.9 GHz and below 3 V.

Introduction: High-performance power amplifiers can provide sufficient output power with smaller device periphery, resulting in smaller chip area and reduced production cost. For cellular handset application in modern wireless communication, a low-voltageoperation power amplifier is desired to decrease the weight and size of the handsets. Pseudomorphic high-electron-mobility transistors (PHEMTs) [1–3] have shown superior power performance at highfrequency and low-voltage operation and have been widely studied to characterise and improve their performance. In recent years, enhancement-mode (E-mode) device technology has drawn the attention of many researchers. This is due to E-mode devices requiring only single-voltage supply for operation, thus avoiding the use of negative voltage in the circuit, and the resulting simpler design and further reduced production cost.

In this Letter a high performance E-mode PHEMT (E-PHEMT) [4–8] with  $Al_{0.3}Ga_{0.7}As/In_{0.2}Ga_{0.8}As$  hetero-interface structure is developed based on the well-designed epi-structure, device layout and manufacturing process. The developed E-PHEMT achieves single-voltage and low-voltage operation simultaneously and demonstrates very high power and efficiency performance at 1.9 GHz.

Device structure and manufacturing process: The epi-layers of the E-PHEMT were grown by molecular beam epitaxial (MBE) on the 3-inch GaAs wafer. The epi-structure consists of an GaAs buffer layer, AlGaAs/GaAs superlattice, upper and lower Al<sub>0.3</sub>Ga<sub>0.7</sub>As spacers, an In<sub>0.2</sub>Ga<sub>0.8</sub>As channel layer which is sandwiched between the two spacers, two Si planar-doped layers, Al<sub>0.3</sub>Ga<sub>0.7</sub>As Schottky layer, and the top GaAs capping layer. AlGaAs with Al mole fraction of 0.3 is used as the Schottky layer to increase the barrier height and the conduction band discontinuity between AlGaAs and InGaAs layer. Two Si-planar-doped layers with doping concentration of  $4 \times 10^{12}/\text{cm}^2$  and  $1 \times 10^{12}/\text{cm}^2$  were used to supply high carrier concentration in the quantum well at the Al<sub>0.3</sub>Ga<sub>0.7</sub>As and In<sub>0.2</sub>Ga<sub>0.8</sub>As interface.

The manufacturing process of the E-PHEMT includes mesa isolation, AuGe/Ni/Au ohmic metal deposition, gate definition by deep-UV lithography, gate recess by citric acid-based solution, Ti/Pt/Au gate metal deposition, silicon nitride passivation by plasma enhanced chemical vapour deposition (PECVD), contact via and gold-plated air-bridge formation. After the front-side process was finished, the wafer was thinned to 4 mil. The gate-to-source spacing of the E-PHEMT is 2  $\mu$ m. The manufactured device has total gate width of 20 mm and gate length of 0.5  $\mu$ m.

Device performance: Fig. 1 shows the I-V characteristics of the 120  $\mu$ m-wide device. The values of  $V_{T_2}$  maximum transconductance

and maximum drain current (Imax, at Vgs = 1 V) density of the manufactured E-PHEMT are 0.09 V, 490 mS/mm and 350 mA/mm, respectively. The high Imax is due to the use of Al<sub>0.3</sub>Ga<sub>0.7</sub>As/In<sub>0.2</sub>Ga<sub>0.8</sub>As layers. Ron is 3.1 Ω-mm which is defined at Vgs = 1.0 V.  $V_k$  is 0.31 V defined as Vds when Ids reaches 100 mA/mm at Vgs = 1.0 V. Combining high Imax with low  $V_k$  makes the developed E-PHEMT suitable for power applications under low voltage.



Fig. 1 *I-V characteristics of 120 \mum E-PHEMT* Device biased at Vds = 2.5 V



Fig. 2 Power performance of 20 mm E-PHEMT Device biased at Vds = 3.0 V and 1.9 GHz, idle current = 700 mA  $\Box$  gain • PAE • Pout

The power performance of the E-PHEMT was evaluated at 1.9 GHz. As shown in Fig. 2, at drain bias of 3 V and idle current of 700 mA, the E-PHEMT demonstrated a saturated output power of 34.1 dBm (2.57 W, 128 mW/mm) with associated power-added efficiency (PAE) of 64.5%. The E-PHEMT demonstrated higher output power density than previous reported results which are measured at 3.5 V and near 0.85 GHz operation [4–6].



Fig. 3 Power performance of 20 mm E-PHEMT matched for maximum output power and PAE, respectively

Device biased at Vds = 2.4 V and 1.9 GHz, idle current = 500 mA

□ Pout (max Pout match) ▲ Pout (max PAE match) ◦ PAE (max Pout match) ● PAE (max PAE match)

When the drain bias is 2.4 V and the idle current is 500 mA (7% of Imax), the power performance matched for maximum output power and PAE is shown in Fig. 3. The E-PHEMT was first tuned for maximum output power. The device delivered a saturated output power of

ELECTRONICS LETTERS 29th August 2002 Vol. 38 No. 18

32.25 dBm with associated PAE of 61.45% at 2.4 V. When the E-PHEMT was matched for maximum PAE the device demonstrated a very high maximum PAE of 78.5% with output power of 30.82 dBm. The linear power gain is 14.18 dB.

The accomplishment of excellent power performance of the E-PHEMT at high frequency and low voltage is due to: (i) the use of  $Al_{0.3}Ga_{0.7}As/In_{0.2}Ga_{0.8}As$  hetero-interface which increases the conduction band discontinuity for the quantum well, resulting in high current density and consequently high output power; (ii) precisely controlled gate recess process results in better current control capability by gate bias, and hence high transconductance and high power gain; (iii) the gate-to-source spacing is 2  $\mu$ m, resulting in low knee voltage, which improves performance at low voltage.

Conclusion: An  $Al_{0.3}Ga_{0.7}As/In_{0.2}Ga_{0.8}As$  E-PHEMT has been developed for high power applications. The E-PHEMT has  $V_T$  of 0.09 V, low  $V_k$  of 0.31 V, high maximum gm of 490 mS/mm, and high Imax of 350 mA/mm. At 1.9 GHz, the E-PHEMT shows 34.1 dBm (128 mW/mm) output power with PAE of 64.5% at 3 V bias. Maximum saturated output power of 32.25 dBm and maximum PAE of 78.5% are achieved at 2.4 V bias. The E-PHEMT exhibits excellent power performance with high power density and PAE at low bias voltage compared to previous reported works. The results show the E-PHEMT has great potential for power applications in wireless communication systems.

Acknowledgments: The work was sponsored jointly by the Ministry of Education and the National Science Council, ROC, under Contract 89-E-FA06-2-4.

© IEE 2002 10 April 2002 Electronics Letters Online No: 20020700 DOI: 10.1049/el:20020700

S.H. Chen, Li Chang and E.Y. Chang (Department of Materials Science and Engineering, and Microelectronics and Information System Research Center, National Chiao Tung University, Hsinchu 300, Taiwan, Republic of China)

J.W. Wu (Delta Electronic Inc., 186 Ruey Kuang Road, Neihu, Taipei 114, Taiwan, Republic of China)

Chun-Yen Chang (Department of Electronic Engineering, National Chiao Tung University, Hsinchu 300, Taiwan, Republic of China)

#### References

- 1 MILLER, M., PEATMAN, B., and HOOPER, R.: 'A power PHEMT device technology for broadband wireless access', *IEEE MTT-S Int. Microw. Symp. Dig.*, 2001, pp. 637–640
- 2 LAI, Y.-L., CHANG, E.Y., CHANG, C.-Y., CHEN, T.K., LIU, T.H., WANG, S.P., CHEN, T.H., and LEE, C.T.: '5 mm high-power-density dual-delta-doped power HEMTs for 3 V L-band applications', *IEEE Electron Device Lett.*, 1996, **17**, pp. 229–231
- BESSEMOULIN, A., MASSLER, H., HULSMANN, A., and SCHLECHTWEG, M.: '1-watt Ka-band coplanar high power MMIC amplifiers using 0.15 µm GaAs PHEMTs'. IEEE GaAs IC Symp. Tech. Dig., Seattle, WA, USA, 2000, pp. 227–230
- 4 YOSHIDA, S., WAKABAYASHI, Y., KOHNO, M., and UEMURA, K.: 'Greater than 70% PAE enhancement-mode GaAs HJFET power amplifier MMIC with extremely low leakage current', *IEEE MTT-S Int. Microw. Symp. Dig.*, 1999, pp. 1183–1186
- 5 GLASS, E., HUANG, J.-H., ABROKWAH, J., BERNHARDT, B., MAJERUS, M., SPEARS, E., DROOPAD, R., and OOMS, B.: 'A true enhancement mode single supply power HFET for portable applications', *IEEE MTT-S Int. Microw. Symp. Dig.*, 1997, pp. 1399–1402
- 6 HARA, N., NAKASHA, Y., NAGAHARA, M., JOSHIN, K., WATANABE, Y., and TAKIKAWA, M.: 'Current path optimized structure for high drain current density and high gate-turn-on voltage enhancement mode heterostructure field effect transistors'. IEEE GAAs IC Symp. Tech. Dig., Atlanta, Georgia, USA, 1998, pp. 198–201
- 7 TKACHENKO, Y., KLIMASHOV, A., WEI, C., ZHAO, Y., and BARTLE, D.: 'E-PHEMT for single supply, no drain switch, and high efficiency cellular telephone power amplifiers'. IEEE GaAs IC Symp. Tech. Dig., Monterey, CA, USA, 1999, pp. 127–130
- 8 WU, D.-W., PARKHURST, R., FU, S.-L., WEI, J., SU, C.-Y., CHANG, S.-S., MOY, D., FIELDS, W., CHYE, P., and LEVITSKY, R.: 'A 2 W, 65% PAE single-supply enhancement-mode power PHEMT for 3 V PCS applications', *IEEE MTT-S Int. Microw. Symp. Dig.*, 1997, pp. 1319–1322

# Si/SiGe *n*-channel modulation-doped field effect transistor on air

### S.M. Li and K. Fobelets

Si/SiGe *n*-channel modulation-doped field effect transistors (MODFETs) have been fabricated on a 10  $\mu$ m-thick membrane by removal of the Si substrate and SiGe virtual substrate under the device layers. The membrane devices, surrounded by air, were characterised after thinning and compared to the unthinned characteristics. A large reduction of the off-currents of the MODFETs on air, due to an increase in substrate resistance, has been measured, making them more suitable for low-power applications.

Introduction: N-channel Si/SiGe modulation-doped field effect transistors (MODFETs) are grown on Si using a relaxed graded SiGe virtual substrate (VS) to accommodate the lattice constant difference between Si and SiGe. In this way, a strained Si quantum well can be defined for electron conduction sandwiched between relaxed SiGe layers. For low-power operation, with devices biased in the subthreshold region [1], it is important to isolate the device layers from the substrate to minimise leakage currents through the substrate. This can be done using a p-doped VS underneath the n-doped device layers. Theoretically this reversed biased pn junction offers good isolation from the substrate. However, we measured substantial leakage currents through the substrate in VS-based SiGe MODFETs despite recent quality improvements of the VS material. TEM investigations on similar devices have shown the existence of dislocations which occur perpendicular to the pn junctions [2], allowing currents through into the substrate. These substrate currents increase the off-currents in the device and should be minimised for low-power operation.

Different approaches can be undertaken to avoid leakage currents into the non-ideal SiGe VS: (i) the use of SiGe-on-insulator (SGOI) [3] equivalent to SOI, (ii) the use of direct bonding techniques [4] to define SiGe-on-insulator, or (iii) the removal of the Si substrate and SiGe VS using processing techniques. In this Letter, the third approach has been taken to fabricate SiGe MODFETs on air. In this approach the SiGe MODFETs are first fabricated using conventional processing technology for Si CMOS with reduced thermal budget. Devices are characterised before membranes are etched, by removal of the Si substrate and SiGe VS.

Fabrication: To remove the substrate underneath the already processed devices, special precautions need to be taken to avoid deterioration of the devices during this post-processing stage. Hightemperature processes normally used to protect the surface of Si wafers for deep wet etching steps as used in micro-machining are not allowed since these would destroy the quality of the metal contacts and would deteriorate the abrupt heterojunctions due to germanium and doping segregation. Therefore a new technique has been developed to enclose the devices in an SiO<sub>2</sub> box, produced by thermal oxidation on Si substrates. Thermal SiO2 was shown to have an excellent resistance to TMAH, the chemical used for removing the Si and SiGe VS substrates. The thickness of the remaining VS after thinning is measured, using an optical microscope, to be around 5  $\mu m.$ More precise control of the thickness of the membrane under the device layers can be achieved by incorporating etch stop layers above the VS during growth. The thinned devices were also successfully bonded onto an insulating substrate (glass), which made them more robust for measurement, though careful probing is still needed.

The device layer structure is, from bottom to top: p-Si substrate; Si<sub>1-x</sub>Ge<sub>x</sub> graded VS, x: 0 - 30%,  $p = 5 \times 10^{17}$  cm<sup>-3</sup>; 500 nm Si<sub>0.7</sub>Ge<sub>0.3</sub> constant composition layer,  $p = 5 \times 10^{17}$  cm<sup>-3</sup>; 200 nm Si<sub>0.7</sub>Ge<sub>0.3</sub> unintentionally doped (un) setback; 8 nm Si strained QW (un); 5 nm Si<sub>0.7</sub>Ge<sub>0.3</sub> spacer (un); 30 nm Si<sub>0.7</sub>Ge<sub>0.3</sub> supply layer,  $n = 5 \times 10^{17}$  cm<sup>-3</sup>; and a 35 nm SiO<sub>2</sub> low-temperature LPCVD gate oxide. The unintentionally doped layers have a doping density of  $n = 10^{16}$  cm<sup>-3</sup> *n*-type. Al/Si, on implanted material, is used for source-drain contacts, while the gates are *n*-type polySi. The LPCVD gate oxides were chosen to restrict the thermal budget on the samples. Gate leakage currents tend to be high and are on average 0.08 mA at 1 V increasing to 0.3 mA at 3 V V<sub>GS</sub>. The gate length and width are 3 and 600 µm, respectively. The threshold voltage is around  $V_T = 1.5$  V.