# Isolation on Si Wafers by MeV Proton Bombardment for RF Integrated Circuits

Lurng Shehng Lee, Chungpin Liao, Chung-Len Lee, Senior Member, IEEE, Tzuen-His Huang, Denny Duan-Lee Tang, Ting Shien Duh, and Tsing-Tyan Yang

Abstract—This paper studies issues related with using high energy protons to create local semi-insulating silicon regions on IC wafers for device isolation and realization of high-Q IC inductors. Topics on two approaches, i.e., one using Al as the radiation mask and the other using proton direct-write on wafers were studied. It was shown that Al can effectively mask the proton bombardment of 15 MeV up to the fluence of  $10^{17}$  cm<sup>-2</sup>. For the unmasking direct write of the proton bombardment, isolation in the silicon wafer can be achieved without damaging active devices if the proton fluence is kept below  $1 \times 10^{14}$  cm<sup>-2</sup> with the substrate resistivity level chosen at 140  $\Omega$ -cm, or kept at  $1 \times 10^{15}$  cm<sup>-2</sup> with the substrate resistivity level chosen at 15  $\Omega$ -cm. Under the above approaches, the 1 h-200 °C thermal treatment, which is necessary for device final packaging, still gives enough high resistivity for the semi-insulating regions while recovers somewhat the active device characteristics. For the integrated passive inductor fabricated on the surface of the silicon wafer, the proton radiation improves its Qvalue.

*Index Terms*—Aluminum mask, annealing, flatband shift, proton bombardment, RF IC.

# I. INTRODUCTION

LANAR on-chip inductors have been widely investigated for its integration to monolithic digital and RF integrated circuits [1]–[3]. However, inductors of high quality (Q) factors are hard to achieve on the silicon substrate for the lack of the technique to create effective insulating regions [2]. Recently, a method was proposed by Liao et al. [4] to create semi-insulating regions on IC wafers with high energy (10-30 MeV) proton bombardment prior to packaging. The technique raises the resistivity of the bombarded silicon substrate from 1–10  $\Omega$ -cm to  $10^5 \sim 10^6 \Omega$ -cm. It is due to carrier removal by proton-created charge trappings [4]-[6] and the Coulomb scattering of the charged traps [4]. For this technique, the bombardment is performed after the wafer fabrication, making it compatible with the present micro-fabrication process. Hence, it is more attractive than other traditional approaches [7]–[11] to create isolation regions in IC.

To exploit further applicability of this technique to fabrication of high frequency IC, this paper studies in more details practical issues related with the technique. First, it studies the integra-

C.-L. Lee is with the Department of Electronics Engineering and Institute of Electronics National, Chiao Tung University, Hsinchu 300, Taiwan, R.O.C.

Publisher Item Identifier S 0018-9383(01)02364-4.

tion issue of masking for the proton bombardment. Then, to address the direct-write possibility without using mask, it studies the enhancement of resistivity with the proton fluence. The direct-write approach is based on the reasoning that a relatively low proton fluence can readily achieve regions of a very high resistivity on the substrate, which is originally of a relative high resistivity, for example, 140  $\Omega$ -cm, and at the same time only cause a slight, if any, degradation to nearby active devices even without masking. This may allow for the direct-write option to create high-Q RF components at relatively low cost and ease. It then includes thermal experiments to imitate packaging heat cycles to study the sustenance of the created semi-insulating regions to the thermal treatment. In addition, it includes a simple model to explain the improvement of Q factor for the irradiated integrated metal inductor.

### **II.** EXPERIMENTS

In the conducted experiments, silicon wafers carrying MOS capacitors of n+ poly-Si gate, MOSFET's, resistors, and spiral inductors were used. On the wafers, MOS capacitors and MOSFET's were fabricated in the CMOS n-well region, which in turn were fabricated on p-type (100) 15  $\Omega$ -cm silicon substrates through implanting phosphorus at 100 keV for a dose of  $1 \times 10^{13}$  cm<sup>-2</sup>. Resistors with four point ohmic contacts were fabricated in p-well regions which were formed by using a 50 KeV boron implant for a dose  $1 \times 10^{13}$  cm<sup>-2</sup>. The gate oxide of MOSFET's of a thickness <60 Å was grown at 850  $^{\circ}\text{C}$  in dry  $O_2$  followed by annealing in  $N_2$  for 15 min. Then a layer of LPCVD  $\alpha$ -Si of a 3000 Å thickness was deposited at 560 °C on the top of the gate oxide. Then, As of a dose of  $5 \times 10^{15}$  cm<sup>-2</sup> was implanted at 50 keV into this poly-Si gate layer. After gate patterning and etching,  $BF_2$  of a dose of  $4 \times 10^{15}$  cm<sup>-2</sup>, and As of a dose of  $5 \times 10^{15}$  cm<sup>-2</sup> were implanted into the substrate to form p+ and n+ ohmic contacts, respectively. After the BPSG deposition, Al contacts were formed, and sintered at 410 °C for 30 min. In addition, in order to study the effect of the initial substrate resistivity on the enhanced substrate resistivity under the 15 MeV proton bombardment, resistors were made separately on p-type (100) 15  $\Omega$ -cm and n-type (100) 2  $\Omega$ -cm substrates without extra underlying doping. Square spiral inductors of 2.5 turns were fabricated with an Al layer (2.8  $\mu$ m thick, metal 2) patterned on the field oxide (1.65  $\mu$ m thick) as shown in Fig. 1, where the metal width and space between adjacent turns were both 30 µm.

For the proton bombardment masking study, the proton beam irradiation setup is shown in Fig. 2. The proton fluence was set to

Manuscript received November 8, 1999; revised November 2, 2000. The review of this paper was arranged by Editor C.-Y. Lu.

L. S. Lee, T. S. Duh, and T.-T. Yang are with the Institute of Nuclear Energy Research, Lungtan, Taiwan, R.O.C.

C. Liao, T.-H. Huang, and D. D.-L. Tang are with the ERSO/ITRI, Chutung, Taiwan, R.O.C.





Fig. 1. Top view and cross-sectional view of the integrated spiral inductor.



Fig. 2. Proton beam irradiation setup for patterning semi-insulating region on Si wafer.

 $10^{16} \sim 10^{17}$  cm<sup>-2</sup> at 15 MeV to simulate dose of the proton bombardment during the integration process. The projected range of the 15 MeV proton was approximately 1500  $\mu$ m, which was much larger than the thickness of silicon wafers used in this experiment. The mask used was an Al mask due to its ease of fabrication and its relatively acceptable shielding capability [12]. The Al mask was of a thickness of 10 mm and had a hole of a square size of  $13 \times 13$  mm<sup>2</sup>, which was the size of fabricated chips. The diameter of the proton beam was 2 cm, which covered all the open hole of the mask during irradiation. Cooling water ran through the inner layer of the aluminum mask to maintain the mask at the room temperature. For the direct-write study, the proton fluence was chosen to be  $10^{13} \sim 10^{16}$  cm<sup>-2</sup> and also at 15 MeV. No masks were used and wafers of resistivities of 15, 70, and 140  $\Omega$ -cm, which were relatively higher than the 3~5  $\Omega$ -cm resistivity of the conventional wafer, were used.

Following proton bombardments, I-V characteristics of MOSFET's were measured by using an HP-4145B device analyzer. Van der Pauw method [13] was employed to measure the substrate resistivity. The high frequency and quasistatic capacitances of capacitors, each of an area of  $2.5 \times 10^{-3}$  cm<sup>-2</sup>, were measured by using a Keithley C-V analyzer. Hot plate heat treatment at 200 °C was imposed on the above IC wafers to study the isothermal annealing effect on the devices.

S-parameters of inductors were measured with an HP-8510B network analyzer. Before the measurement, a full two-port calibration was performed with the help of standard calibration substrate to extend the measurement port to the probe tip. In order to investigate the substrate loss effect of the inductor it-



Fig. 3. Enhanced silicon resistivity as a function of proton fluence under various initial substrate resistivity before and after annealing. The annealing condition was 1 h 200  $^\circ$ C.

self, the probe pad's effect were de-embedded by subtracting the Y parameters of the OPEN dummy pattern from the measured S-converted Y parameters [14]. This de-embedding procedure was re-done again after proton bombardment. The Q factor was determined by the ratio of the imaginary part to the real part of the one-port input impedance transformed from the measured de-embedded S-parameters.

#### **III. RESULTS AND DISCUSSIONS**

Fig. 3 shows the substrate resistivity as a function of proton fluence, before and after the thermal annealing, for substrates of various original resistivities. It can be seen that for each case the substrate resistivity increased with the bombarding proton fluence until it reached a final saturation level. For example, the resistivity of the sample with the original resistivity of 15  $\Omega$ -cm increased with the proton fluence and saturated at the value of about  $5 \times 10^5 \,\Omega$ -cm at the proton fluence of about  $1 \times 10^{15} \,\mathrm{cm}^{-2}$ . For a given proton fluence, the resistivity increase was more significant for samples of higher original resistivities. Moreover, it was noted that the resultant ultimate substrate resistivity for all cases was of almost the same value, i.e., approximately  $5 \times$  $10^5$   $\Omega$ -cm, after receiving a proton fluence of  $1 \times 10^{17}$  cm<sup>-2</sup>. After the 200 °C 1 h annealing, which simulated the packaging molding process of 200 °C 1 h thermal process, the resistivities of all samples decreased by one to two order, depending on the original starting resistivity and the bombarding proton fluence. For the 15 and 2  $\Omega$ -cm samples with  $1 \times 10^{15}$  cm<sup>-2</sup> proton fluence, the resistivity decreased by one order.

For the masking study, Fig. 4 shows the reverse junction leakage distribution of p+/n diodes on the wafer before and after proton bombardment. The inset shows the mapping of test die sites. First, the die site#12 was exposed to  $1 \times 10^{16}$  cm<sup>-2</sup> proton, while all other die sites were masked. The reverse junction leakage distribution of p+/n diode before bombardment

70

10<sup>8</sup>

10<sup>-3</sup> Before bombardment 10-4 Proton fluence:1x10<sup>16</sup>/cm<sup>2</sup> Proton fluence:1x10<sup>17</sup>/cm<sup>2</sup> 10<sup>-5</sup> p+/n reverse leakage (A) After 1-hour, 200°C annealing 10<sup>-6</sup>  $10^{-7}$ Die site  $\nabla$  $10^{-8}$ 10-9 10<sup>-10</sup> 10<sup>-11</sup> 10<sup>-12</sup> 18 27 30 Ω 12 15 21 24 З Die site

Fig. 4. The p+/n junction leakage distributions of masked and unmasked dies before and after proton bombardment and after 1-h, 200 °C annealing. Site#12 and site#18 were bombarded at  $1 \times 10^{16}$  cm<sup>-2</sup> and  $1 \times 10^{17}$  cm<sup>-2</sup> respectively with all other dies masked.

were in the range of  $8 \sim 16$  pA. After the  $1 \times 10^{16}$  cm<sup>-2</sup> bombardment, the junction leakages of diodes of the masked area were almost not affected, approximately 12~18 pA. However, the junction leakage of the diode of the unmasked area rose by a factor of  $\sim 10^{3.5}$ , which suggests that the defect density increased by the proton bombardment. Then, the site#18 was exposed to a  $1 \times 10^{17}$  cm<sup>-2</sup> proton fluence while all other die sites were masked. The diode junction leakages of the masked area increased to 40~110 pA, which indicates that the diodes of the masked area were affected by the proton bombardment. At the same time, the junction leakage of the diode in the unmasked area increased by a factor of  $\sim 10^4$ . After 200 °C annealing, the diode junction leakages of the masked area recovered to the range of  $10 \sim 20$  pA, which was almost equal to the level before bombardment. That indicates the defects created by the high dose bombardment in the masked area can be annealed out by a 200 °C heat treatment.

Fig. 5 shows the p+/n junction leakage in the masked area and the Rsub, resistivity of the substrate, in the unmasked area after the  $1 \times 10^{17}$  cm<sup>-2</sup> proton bombardment of Fig. 4 versus the annealing time for 200 °C annealing. It can be found that the Rsub increased from 1  $\Omega$ -cm to  $4 \times 10^5 \Omega$ -cm after  $1 \times 10^{17}$  $cm^{-2}$  proton bombardment. The reverse junction leakage of p+/n diode increased from 13 to 48 pA. The increase of Rsub by proton bombardment was due to the carrier removal mentioned previously. The Rsub and p+/n junction leakage of the bombarded sample reduced abruptly to a saturation level in the first 30 min of 200 °C annealing. The p+/n junction leakage recovered to its original level before bombardment, but Rsub maintained a level of  $1 \times 10^4$  larger than its initial value. This suggests that the Al mask can be used to sustain a sufficiently high resistivity in the substrate for isolation purpose even after a 200 °C annealing thermal treatment is applied.

Fig. 6 shows the typical forward and reverse I-V curve of p+/n diodes in unmasked area. In the forward current region, the saturation current decreased with the proton dose, indicating the series resistance created by the proton bombardment. For



Fig. 5. Annealed characteristics of Rsub and the p+/n reverse junction leakage. The proton bombardment was at  $1\times10^{17}$  cm $^{-2}$  and the annealing temperature was 200 °C.



Fig. 6. Typical forward and reverse I-V curves of p+/n diodes in the unmasked area.

the reverse current, it was almost constant under reverse voltage bias, revealing that it was the generation current. It increased by a factor of approximately  $2 \times 10^4$  for the proton dosage of  $1 \times 10^{17}$  cm<sup>-2</sup> and a factor of approximately  $1 \times 10^3$  for the proton dosage of  $1 \times 10^{15}$  cm<sup>-2</sup>. After 1-h, 200 °C annealing, the forward saturation current increased and the reverse leakage current reduced, indicating the annealing of the defect density.

Fig. 7 shows the Arrhenius plots of  $J_R/T^3$  versus 1/T for the diodes of the masked and unmasked areas respectively. The activation energy (Eg) deduced for the fresh sample (before bombardment) was 1.14 eV, which was approximately equal to the band-gap of Si, indicating that the reverse leakage current was due to the band-to-band generation [15]. For the samples after proton bombardment at the dose of  $1 \times 10^{16}$  cm<sup>-2</sup>and  $1 \times 10^{17}$ 



Fig. 7. Arrhenius plot of  $J_R/T^3$  versus 1/T for the p+/n diodes of masked and unmasked areas respectively.



Fig. 8. Quasistatic C-V plots of n+ MOS capacitors in the masked area before and after proton bombardment at  $1 \times 10^{16}$  cm<sup>-2</sup> and  $1 \times 10^{17}$  cm<sup>-2</sup>, respectively. The insert shows the densities of interface states (Dit) as a function of he trap energy extracted from quasistatic and high frequency C-V curves.

cm<sup>-2</sup>, Eg were approximately 0.74 and 0.73 eV respectively, indicating that the dominating recombination centers were located closed to the band center. In the masked area, Eg were approximately 0.94 eV after the proton bombardment at the dose of  $1 \times 10^{17}$  cm<sup>-2</sup>, indicating that the leakage current of p+/n diodes was affected by this heavy dose of the proton bombardment. However, Eg recovered to approximately 1.09 eV after 1-h 200 °C annealing.

Fig. 8 show the quasistatic C-V for the n+ gate MOS capacitors in the masked area at die site #24, which was close to the bombarded die site, before and after proton bombardment. The gate oxide thickness was about 60 Å. It can be seen that

Fig. 9. Densities of interface states (Dit) under various fluences of the proton bombardment and the amount of recovery ( $\Delta$  Dit) after 1-h, 200 °C annealing.

all C-V curves were almost identical, indicating no increase in trapped charges or interface state densities after the bombardment. The insert shows the density of interface states (Dit) extracted for these samples. The Dit's were approximately  $1 \times 10^{10}$  cm<sup>-2</sup>eV<sup>-1</sup> in the midgap.

For the MOS capacitors without masking, the C-V curves became gradually distorted as the proton influence increased, For the proton influence less than  $1 \times 10^{14}$  cm<sup>-2</sup>, the C-V curves only had slight distortion. As the influence increased to  $1 \times 10^{15}$  cm<sup>-2</sup>, distortion became significant. The derived midgap interface state density (Dit) due to the proton bombardment, before and after 1 h-200 °C annealing, for different fluences are shown in Fig. 9. For the sample received the proton bombardment of the fluence of  $1 \times 10^{14}$  cm<sup>-2</sup>, Dit increased to approximately  $9 \times 10^{10}$  cm<sup>-2</sup>eV<sup>-1</sup>, and for the  $1 \times 10^{15}$ cm<sup>-2</sup> fluence, Dit increased to approximately  $3.5 \times 10^{11}$  cm<sup>-2</sup>eV<sup>-1</sup>. After 200 °C annealing, Dit recovered for various proton fluences. For example, for the  $1 \times 10^{14}$  cm<sup>-2</sup>sample, Dit decreased to only  $5 \times 10^{10}$  cm<sup>-2</sup>eV<sup>-1</sup>. The amount of the recovery is also plotted in the figure, where, in general, Dit recovered more for the higher bombardment fluence.

Fig. 10 shows the subthreshold characteristics of pMOSFET's in the masked and unmasked areas respectively. The off- and the subthreshold characteristics were not affected by the proton bombardment of  $1 \times 10^{16}$  cm<sup>-2</sup> and  $1 \times 10^{17}$  cm<sup>-2</sup> in the masked area. They became worse for the devices of the unmasked area after the bombardment. However, for the proton fluence of  $1 \times 10^{16}$  cm<sup>-2</sup>, the subthreshold increased from 70/dec to only 102/dec. Hence, it can be expected that it would increase less if the proton fluence was less than  $1 \times 10^{15}$  cm<sup>-2</sup>.

Fig. 11 shows the Gm of pMOSFET's under various proton fluences. The Gm peak of pMOSFET's decreased as the proton fluence increased. The decrease of Gm can be attributed to the increase of interface states of the gate oxide and the defects created by the proton bombardment in the device channel. The degradation of the Gm peak was approximately 5% for the





Fig. 10. Subthreshold characteristics of pMOSFET before and after the proton bombardment in the masked or unmasked areas.



Fig. 11. Gm of pMOSFET under various fluences of the proton bombardment.

proton fluence of  $1 \times 10^{14}$  cm<sup>-2</sup> and approximately 24% for the proton fluence of  $1 \times 10^{15}$  cm<sup>-2</sup>. These degradations of Gm could be recovered by the 200 °C annealing. Fig. 12 shows the Gm peak recovery of devices under various proton fluences for different annealing time. The recovery rate was larger for samples of the higher fluence of the proton bombardment. The peak Gm degradation became approximately 1.5% for the proton fluence of  $1 \times 10^{14}$  cm<sup>-2</sup> and 16% for the fluence of  $1 \times 10^{15}$  cm<sup>-2</sup> after annealing.

Fig. 13 shows the Vth, the turn-on voltage of the devices, plotted in terms of the channel length, as a function of the bombardment fluence. The devices had received the 1-h, 200 °C annealing. Vth almost did not change for the proton fluence below  $1 \times 10^{14}$  cm<sup>-2</sup>, and shifted to more negative values as the proton



Fig. 12. Annealing effect on the peak Gm of pMOSFET under the various proton fluences. The annealing temperature was 200  $^\circ$ C.



Fig. 13. Threshold voltage of pMOSFET as a function of the channel length under various fluences of the proton bombardment.

fluence increased to above  $1 \times 10^{15}$  cm<sup>-2</sup>. This indicates that observable positive charges were created in the oxide for the proton bombardment above this value.

As a summary of the above data, it can be concluded that the interface state density, Gm, threshold voltage of a MOSFET is only slightly affected under the proton bombardment below  $1 \times 10^{14}$  cm<sup>-2</sup> after a 1-h, 200 °C annealing. This implies that if a sufficiently high Rsub can be obtained at a low fluence proton bombarded (less than  $1 \times 10^{14}$  cm<sup>-2</sup>) on the Si substrate, it is possible to get negligible degradation on active devices.

Fig. 14 shows the annealing effect on Rsub of p-type substrates of various resistivities under various fluences of the proton bombardment. For the 15  $\Omega$ -cm substrate, a proton bombardment above  $1 \times 10^{14}$  cm<sup>-2</sup> raised Rsub of all substrates



Fig. 14. Isothermal-annealed characteristics of Rsub for various fluences of the proton bombardment on the 15  $\Omega$ -cm substrate and for the 1  $\times$  10<sup>14</sup> cm<sup>-2</sup> bombardment on substrates of various resistivities.



Fig. 15. Measured Q factor and inductance of the inductor as a function of frequency for the  $1 \times 10^{16}$  cm<sup>-2</sup> proton bombardment on the 15  $\Omega$ -cm substrate and for the  $1 \times 10^{14}$  cm<sup>-2</sup> bombardment on substrates of various resistivities after 1-h, 200 °C annealing. Simulated characteristics of the Q factors of inductors before and after the  $1 \times 10^{16}$  cm<sup>-2</sup> bombardment are also shown.

to the level above  $10^5 \ \Omega$ -cm, but Rsub decreased rapidly to different levels, depending on the starting resistivity, in the first 30 min of annealing. After that, the decreasing rate became less in the succeeding annealing time. For the same proton level of  $1 \times 10^{14} \text{ cm}^{-2}$ , the substrate with the higher starting resistivity had the higher the saturated value of Rsub. For the substrate of the original resistivity of 140  $\Omega$ -cm, Rsub could increase to  $\sim 6 \times 10^3 \Omega$ -cm. It is noted that for the 15  $\Omega$ -cm sample, with a proton fluence of  $1 \times 10^{15} \text{ cm}^{-2}$ , it could still achieve a Rsub of  $\sim 1 \times 10^4 \Omega$ -cm after 1 h-200 °C annealing.

Fig. 15 depicts the Q factor of the previously mentioned 2.5-turn spiral inductor, before and after the proton bom-



Fig. 16. Lump-element model for simulation of the inductor.

TABLE I EXTRACTED INDUCTOR MODEL PARAMETERS BEFORE AND AFTER THE PROTON BOMBARDMENT

| Proton | L <sub>s</sub> (nH) | $R_{so}(\Omega)$ | k,   | k <sub>2</sub> | C <sub>P</sub> (fF) | C <sub>ox</sub> (fF) | C <sub>SB</sub> (fF) | $R_{sB}(\Omega)$ |
|--------|---------------------|------------------|------|----------------|---------------------|----------------------|----------------------|------------------|
| Before | 2.35                | 2.6              | 0.05 | 1.52           | 27                  | 200                  | 12                   | 335              |
| After  | 2.5                 | 2.44             | 0.02 | 1.52           | 25                  | 200                  | 2.7                  | 1320             |

bardment followed by 1 h-200 °C annealing treatment, as a function of the measurement frequency. It is observed that as driving frequency increased, the typical Q factor first increased to maximum  $(Q \max)$  and then gradually decreased. This can be understood as that at low frequencies the Q factor is proportional to  $\omega L_S/R_S$ , while its suppression starts to cut in due to the degrading effects facilitated by the combined action of  $C_{SB}$ ,  $C_{OX}$ , and  $R_{SB}$  [16], [17] at higher frequencies. In the above,  $C_{OX}$ ,  $R_{SB}$ ,  $L_S$ , and  $R_S$ ,  $\omega$ , represent the oxide capacitance, substrate resistance, inductance and resistance of the inductor, and the driving frequency, respectively. The increase of  $Q \max$  after the proton bombardment is caused by the reduction of the substrate-rendered AC losses. A simple lumped-parameter model of Fig. 16 was used to analyze the above phenomenon. In Fig. 15, for the 15  $\Omega$ -cm sample, the Q factor curves before and after the  $10^{16}$  cm<sup>-2</sup> proton bombardment were simulated with the model of Fig. 16, where the substrate resistivity was increased from 15  $\Omega$ -cm to about 0.5 M $\Omega$ -cm (see Fig. 3). Model parameters were extracted by fitting the experimentally measured S-parameters, and a plausible solution was obtained and tabulated in Table I, where  $L_S$ ,  $R_S$ , and  $C_P$  represent inductance, inductor metal resistance, and parasitic capacitance between metal lines, respectively.

Note that  $R_S$  has taken into account the skin effect and can be expressed as [17]:

$$R_s = R_{so}(1 + k_1\omega k_2)$$

where  $R_{SO}$  is the dc series resistance of the whole metal spiral,  $\omega$  is the driving frequency in GHz, and  $k_1$  and  $k_2$  are empirical parameters. It was observed that the great increase of  $R_{SB}$  indeed was responsible for the improvement of inductor Q value. In addition, in the above, the inductance was not affected too much by the proton bombardment. Hence, the proton bombardment improves the performance of the integrated inductor.

# **IV. CONCLUSION**

In this paper, several topics related with the technique of using the proton radiation to create isolation regions in silicon wafers for device integration purpose have been studied. It has been shown that the Al masking is an effective means to shield active devices and to pattern semi-insulating regions on a silicon wafer for the proton bombardment even up to the fluence of  $10^{17}$  cm<sup>-2</sup>. It has also been shown that the unmasking direct write of the proton bombardment can be used to achieve isolation in silicon wafer if the proton fluence is kept below  $1 \times 10^{14}$  cm<sup>-2</sup> with the substrate resistivity level chosen at  $140 \ \Omega$ -cm, or kept at  $1 \times 10^{15}$  cm<sup>-2</sup> with the substrate resistivity level chosen at  $15 \ \Omega$ -cm. This is especially true if the integrated circuit is composed of only MOS devices. Under the above approaches, the 1 h-200 °C thermal treatment, which is for the device final packaging step, will recover the active device characteristics somewhat, but still give enough high resistivity for the semi-insulating regions. As for the integrated passive inductor fabricated on the surface of the silicon wafer, the proton radiation improves its performance on the Q value.

Thus, one can conservatively conclude that solution exits for integrating with active devices with high performance inductor that receive proton bombardment procedure. For Al mask approach, it is expected that shielding larger passive inductors by using this thickness of Al mask is very easy. The proton energy and Al thickness can even be reduced to improve the mask lateral dimension. For low dose approach, however, additional work must be done. For example, it need to modify Si process with originally high substrate resistivity.

# REFERENCES

- N. M. Nguyen and R. G. Meyer, "Si IC-compaticle inductors and LC passive filters," *IEEE J. Solid-State Circuits*, vol. 25, pp. 1028–1031, Apr. 1990.
- [2] K. B. Ashby, W. C. Finly, J. J. Bastek, and S. Moinian, "High Q inductors for wireless applications in a complementary silicon bipolar process," in *Proc. Bipolar/BiCMOS Circuits Technology Meeting*, Minneapolis, MN, 1994.
- [3] J. N. Burghartz, M. Soyuer, and K. A. Jenkins, "Microwave inductors and capacitors in standard multilevel interconnect silicon technology," *IEEE Trans. Microwave Theory Tech.*, vol. 44, pp. 100–104, Jan. 1996.
- [4] C. Liao, T.-H. Huang, C.-Y. Lee, D. Tang, S.-M. Lan, T.-N. Yang, and L.-F. Lin, "Method of creating local semi-insulating regions on silicon wafers for device isolation and realization of high-Q inductors," *IEEE Electron Device Lett.*, vol. 19, p. 461, Dec. 1998.
- [5] G. C. Messenger and S. A. Ach, *The Effects of Radiation on Electronic Systems*, 2nd ed. New York, NY: Van Nostrand, 1992.
- [6] A. S. Grove, *Physics and Technology of Semiconductor Devices*. New York: Wiley, 1967.
- [7] D. J. Young, V. Malba, J.-J. Ou, A. F. Bernhardt, and B. E. Boser, "Monolithic high-performance three-dimensional coil inductor for wireless communication applications," in *IEDM Tech Dig.*, 1997, p. 67.
- [8] J. L. Lutsky, R. S. Naik, R. Reif, and C. G. Sodini, "A sealed cavity TFR process for RF bandpass filters," in *IEDM tech. Dig*, 1996, p. 95.
- [9] H. B. Erzgräber, T. Grabolla, H. H. Richter, P. Schley, and A. Wolff, "A novel buried oxide isolation for monolithic RF inductors on silicon," in *IEDM Tech. Dig.*, 1998, p. 535.
- [10] D. Hisamoto, S. Tanaka, T. Tanimoto, Y. Nakamura, and S. Kimura, "Silicon RF devices fabricated by ULSI processes featuring 0.1-μm SOI-CMOS and suspended inductors," in *Symp. VLSI Tech. Dig.*, 1996, pp. 104–105.
- pp. 104–105.
  [11] C.-M. Nam and Y.-S. Kwon, "High-performance planar inductor on thick oxidized porous silicon (OPS) substrate," *IEEE Microwave Guided Wave Lett.*, vol. 7, pp. 236–238, Feb. 1997.

- [12] C. Dale, P. Marshall, B. Cummings, L. Shamey, and A. Holland, "Displacement damage effects in mixed particle environments for shielded spacecraft CCDs," *IEEE Trans. Nucl. Sci.*, vol. 40, pp. 1828–1637, Dec. 1993.
- [13] Annual book of ASTM Standards, Std. F-76, 1991.
- [14] P. J. van Wijnen, H. R. Claessen, and E. A. Wolsheimer, "A new straightforward calibration and correction procedure for on wafer high-frequency S-parameter measurements (45 MHz-18 GHz)," in *Proc. IEEE Bipolar Circuits Technol. Meet.*, 1987, pp. 70–73.
- [15] P. Ashburn and D. V. Morgan, "The role of radiation damage on the current-voltage characteristic of pn junctions," *Solid State Electron.*, vol. 7, p. 689, 1974.
- [16] J. N. Burghartz, D. C. Edelstein, K. A. Jenkin, and Y. H. Kwark, "Spiral inductor and transmission lines in silicon technology using copper-damascene interconnects and low-loss substrates," *IEEE Trans. Microwave Theory Tech.*, vol. 45, pp. 1961–1968, Oct. 1997.
- [17] C. P. Yue *et al.*, "A physical model for planar spiral inductors on silicon," in *Proc. IEDM* 96-155, 1996.

Lurng Shehng Lee, photograph and biography not available at the time of publication.

**Chungpin Liao**, photograph and biography not available at the time of publication.



**Chung-Len Lee** (S'70–M'75–M'81–SM'92) received the B.S. degree from National Taiwan University, Taipei, Taiwan, R.O.C., in 1968, and the M.S. and Ph.D. degrees from Carnegie Mellon University, Pittsburgh, PA, in 1971 and 1975, respectively, all in electrical engineering.

Since 1975, he has been with the Department of Electronic Engineering, National Chiao Tung University, Hsinchu, Taiwan, where he has been engaged in teaching and research in the fields of semiconductor devices, integrated circuits, VLSI,

and computer-aided design and testing. He has supervised more than 100 M.S. and Ph.D. students to complete their theses and has published more than 200 papers in the above areas. He has been involved in various technical activities in the above areas in Taiwan and other parts of Asia.

Dr. Lee is on the Editorial Board of JETTA.

**Tzuen-His Huang**, photograph and biography not available at the time of publication.

**Denny Duan-Lee Tang**, photograph and biography not available at the time of publication.

**Ting Shien Duh**, photograph and biography not available at the time of publication.

Tsing-Tyan Yang, photograph and biography not available at the time of publication.