# 國立交通大學

### 電子工程學系 電子研究所

### 博士論文



### Key Process Development in Nano-scale MOSFETs Manufacturing

- 研究生:林大文
- 指導教授 :陳明哲 博士

中華民國 九十九年十一月

#### 奈米尺寸金氧半場效電晶體之重要製程開發

#### Key Process Development in Nano-scale MOSFETs Manufacturing

研究生:林大文Student: Da-Wen Lin指導教授:陳明哲博士Advisor: Dr. Ming-Jer Chen

國 立 交 通 大 學 電子工程學系 電子研究所 博 士 論 文



Submitted to Department of Electronics Engineering and Institute of Electronics College of Electrical and Computer Engineering National Chiao Tung University in partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy in Electronics Engineering

> November 2010 Hsinchu, Taiwan, Republic of China

中華民國九十九年十一月

#### 奈米尺寸金氧半場效電晶體之重要製程開發

學生:林大文

指導教授:陳明哲 博士

國立交通大學 電子工程學系 電子研究所

#### 摘 要

半導體工業自 1970 年代以來,成功地把電晶體的尺寸與製造成本,隨著時間以指數的方式減小。同時,電晶體的效能在過去的幾十年間也持續地增強,並且在可預見的未來也被預期必須能繼續提升。現代的超大規模積體電路(VLSI)極度仰賴應力工程,氧化層厚度微縮,極淺接面,以及通道結構之設計,以期提升電晶體效能並且維持合理的短通道電晶體靜電特性。我們在本論文中,針對以上所提及的重要製程模組進行討論,並且提出利於製程整合又符合成本效益的改善方案。

首先,我們以載子遷移率之一致性(mobility universality)為基礎,提出了一個新穎的方法用以萃取源極/汲極串聯電阻(R<sub>sd</sub>)。本方法的優點源自於使用特定的偏壓條件所創造的高電場之下,固定的載子遷移率。這個的特性的應用,是第一次在文獻中被討論。源極/汲極串聯電阻可以使用單一電晶體元件的直流電流電壓量測所萃取,而不需要知道閘極氧化層厚度,閘極長度,有效通道寬度。正是這一個特點,使得本方法特別適用於短通道電晶體。本方法被廣泛的實驗資料所驗證,隨後被用在評估本文所提出各個製程。

由毫秒退火(millisecond-annealing, MSA)所促成的全矽化閘極(FUSI-gate) 技術,首次由本論文提出。這個特殊的技術使用毫秒退火於鎳矽化物(nickel silicide)相變化製程,導致具有強伸張力的全矽化閘極,進而施加壓縮力於通道 區域。對於欲防止產生全矽化閘極的區域,氮原子的離子植入提供了良好的選擇 性。前人所提出的全矽化閘極製程,普遍需要化學機械研磨製程(CMP),複晶矽 凹陷製程,以及額外的微影光罩顯影製程。相較之下,本方法的製程整合架構十 分符合成本效益。增強的電洞遷移率與被消除的複晶矽空乏效應(polysilicon depletion effect),共同導致 p-型電晶體推動電流的顯著提升。本技術亦實現了 均匀的全矽化閘極形成,直下到 30 奈米的閘極長度。

對於調變嵌入式矽锗(e-SiGe)之尖端與通道區域的距離(proximity),我們提

出一個新穎的作法。以傳統的技術而言,繁複的蝕刻製程搭配隔離物(spacer)結 構是常見的方法。然而,由製程所引發的嵌入式矽锗之 proximity 偏差卻又導致 嚴重的 p-型電晶體之效能偏差。在本文中,我們使用在氫氣環境中的熱處理,達 到了極度接近又能自行對準的嵌入式矽锗之 proximity。相異於傳統的作法通常 使用隔離物去定義嵌入式矽锗之 proximity,我們所提出的技術可以將嵌入式矽 锗之尖端自動對齊至閘極的邊緣。本文的論點獲得了穿透式電子顯微鏡分析之證 實。P-型電晶體效能也獲得顯著的提升。

提高閘極電壓的 overdrive headroom (Vg-Vth) 對於低供應電壓之奈米尺寸 電晶體非常的關鍵。除了在傳統上常使用的次臨界電流斜率(sub-threshold swing)以外,我們提出了一個新的指標, "Vth\_lin-Vth\_gm",用以描述電晶體開-關轉變的急劇程度。這個新指標在低供應電壓及低臨界電壓之操作環境之下,益 顯得重要,因為它佔據了閘極電壓在 turn-on 之前愈來愈大的部份。藉由使用一 個新穎的極淺接面離子植入技術,我們增強了電晶體效能並且降低了電晶體受到 供應電壓不穩定所影響的敏感度。這應歸功於快速的開-關轉變與載子遷移率的 增加。

July 1

關鍵字:源極/汲極串聯電阻,全矽化閘極,毫秒退火,通道應力,遷移率增強, 嵌入式矽锗,矽回流,極淺接面,低供應電壓操作,

iv

#### Key Process Development in Nano-scale MOSFETs Manufacturing

Student : Da-Wen Lin

Advisor : Dr. Ming-Jer Chen

Department of Electronics Engineering & Institute of Electronics

National Chiao Tung University

#### ABSTRACT

The semiconductor VLSI technology is so successful that the transistor feature size and cost have been reduced exponentially with time since 1970s. Meanwhile, the transistor performance has increased constantly in the past decades and is expected to improve in the foreseeable future. The modern VLSI on mechanical relies technology deeply strain engineering, equivalent-oxide-thickness (EOT) reduction, ultra-shallow-junction (USJ) formation, and channel structure design for the purpose of boosting transistor performance and maintaining reasonable electrostatic characteristics of the short-channel transistors. In this dissertation we discussed and proposed-novel methods to improve the aforementioned key process modules in an integration-friendly and cost-effective manner.

At first, a novel source/drain parasitic series resistance ( $R_{sd}$ ) extraction method was proposed on the basis of carrier mobility universality. The merit of the method stems from the specifically arranged bias conditions in which the channel carrier mobility remains constant for high vertical electric fields.  $R_{sd}$  can be extracted using simple DC I-V measurements on a single test transistor without requiring information such as gate-oxide thickness, physical gate length, or effective channel length. It is this unique property which makes this method suitable for short-channel transistors. This method was verified with extensive experimental data and then utilized to evaluate the efficacy of the propose processes in the following chapters.

A novel millisecond-annealing-assisted fully-silicide (MSA-assisted FUSI) gate formation was discussed for the first time. This unique technique utilized an MSA for nickel silicide phase transformation, leading to a highly tensile FUSI gate electrode that exerts compressive stress in the channel region. Great selectivity of FUSI-gate formation was realized by implanting nitrogen in the area where FUSI-gate was to be prevented. The proposed integration scheme is highly cost-effective as compared with the conventional FUSI-gate process, which may need chemical-mechanical-polish (CMP), polysilicon recess, and extra lithography mask layers. Significant improvement in p-type transistor driving current was thereby achieved resulting from enhanced hole mobility and the elimination of polysilicon depletion effect. Uniform FUSI-gate formation across various transistor dimensions was achieved with gate electrode feature size down to 30nm.

A novel process was proposed to modulate the distance, or proximity, between the tip of embedded silicon-germanium (e-SiGe) and the channel region in pMOSFETs. Traditionally, sophisticated etching treatment was adopted in a spacer structure; however, process-induced variation in the e-SiGe proximity may lead to serious variation in pMOSFET performance. In this dissertation, an extremely close proximity was achieved using self-aligned silicon-reflow (SASR) in hydrogen ambient. As opposed to the conventional approaches which had e-SiGe proximity determined by spacer width, the tip of e-SiGe with SASR can be positioned flush with the gate edge as corroborated by

transmission-electron-microscopy (TEM) analysis. Significant improvement in pMOSFET performance was also measured.

Enlarging gate voltage overdrive headroom is crucial to low-V<sub>dd</sub> operation for nano-scale MOSFETs. We defined a new index, "V<sub>th\_lin</sub>-V<sub>th\_gm</sub>", in order to describe the on-off transition abruptness in addition to the conventionally used index, sub-threshold swing. This new index is increasingly important to the advanced nano-scale MOSFETs for low-V<sub>dd</sub> and low-V<sub>th</sub> operation because it comprises an increasing portion of gate voltage consumed before turn-on. By introducing a novel USJ ion implantation (I/I) technique with reduced halo I/I dose, enhanced transistor performance and low V<sub>dd</sub>-sensitivity were achieved because of quick on-off transition and improved carrier mobility.

#### MILLIN MILLIN

Keyword: S/D parasitic resistance, FUSI gate, millisecond annealing, channel strain, mobility enhancement, e-SiGe proximity, silicon-reflow, USJ, low-V<sub>dd</sub> operation

#### ACKNOWLEDGEMENT

Fortunately, I am not alone on the way of my PhD work. I started my PhD research not long after my first daughter's birth and its time to give it a beautiful ending although she is already in the 3<sup>rd</sup> grade in elementary school. Looking back on the eight-year-long period of my academic study, my wife, Shu Sia, and mother-in-law, Mrs. Tao Chiu-Lin, helped me take care of our family. Shu Sia also appeared in the acknowledge of my master's thesis 12 years ago. Thank her for the accompany on the way of all my graduated study. I appreciate their endless effort and apologize for my carelessness.

My heart is full of thankfulness to my advisor Ming-Jer Chen for his great expectation on me. He is the man inspiring me the most from not only his academic depth but also his strict morality. It's his encouragement of romantic and enormous passion on science that guides me through my hard times. I want to thank his wife, Dr. Jin-Shan Hou, for her mighty, yet silent, support to me and all members in our laboratory. Without this couple, I would have given up my PhD work years ago. I also show my appreciation to the members in our laboratory for their logistic work so that I can focus on writing dissertation and preparing my oral defense.

After passing the oral defense, I shook hands with the defense committee members. At that moment, I realize that they put big hope on me. I will certainly try my best to keep contributing to IC industry and scientific research. I want to thank Prof. Jenn-Gwo Hwu, Prof. Kuei-Shu Chang-Liao, Prof Bin-Yue Tsui, Prof. Horng-Chih Lin, Dr. Carlos H. Diaz, and Dr. Yuh-Jier Mii for their valuable suggestion and comments on my research.

Having been working heart and soul in tsmc for one decade, developing transistors for the coming generations is my key focus. I deeply appreciate tsmc's economical support so that I can sustain my family while pursuing academic achievement. I see so many talented individuals in this big family. They are my paradigms to imitate in order to better myself again and again. This PhD dissertation is truly a collective work of their wisdom and professionalism. I deeply appreciate the guidance from C.C. Wu, M. Cao, Y.J. Mii throughout my PhD research. Special thanks should be given to Dr. Carlos H. Diaz for his appearance at so many of my critical moments. He is indeed my mentor in tsmc.

I also want to thank Kinmen Kaoliang Liquor inc. and Taiwan Tobacco and Liquor Corporation for the quality liquor. Although their contribution is not for free, it's definitely helpful in my past and hopefully in the future.

Finally, I want to dedicate this PhD dissertation to my family, especially to my mother who passed away during my pursuit of PhD.

謝誌

博士班邁入第八年,看著小孩從剛出生時,我報考博士班,到今年大女兒上小學三年級,也是時間該作個結束。隨著論文的完成,我回想這幾年因為對工作與 學業的投入,導致對家庭的虧欠,我要感謝太太淑霞和丈母娘邱林桃女仕無時無 刻的支持,幫我照顧及教育三個小孩,讓我能在繁忙的工作之外,擠出時間專心 撰寫論文。太太淑霞也出現在我十二年前碩士論文的謝誌裡面,感謝她的容忍並 陪我走過求學的日子。

對於指導教授陳明哲博士的身教與言教,我由衷感謝,從他身上學到的是作學問的嚴謹和熱情,更重要的是學術的浪漫思想,每次當我遇到瓶頸,他總是從漫談中給我新的方向與對實驗題目的重要性有更強的信念,這對我是莫大的鼓勵。師母侯錦珊博士總是從旁關心我們這群學生,謝謝師母把我從休學的邊緣拉了回來,這不就是所謂的『貴人』嗎。謝謝實驗室的學弟妹們,幫我處理繁複的後勤工作,讓我能專心撰寫論文及準備口試。

口試過後,與委員一一握手,感謝他們的提攜,從他們的言談中聽出來,對我還有期待,未來我應全力以赴,無論對產業界或學術界,繼續作出貢獻。感謝胡振國教授,張廖貴術教授,崔秉鉞教授,林鴻志教授,Dr. Carlos H. Diaz,米玉傑博士,在百忙之中抽空參與我的口試,並提供寶貴的建議。

工作也十年,全心全意投入在先進元件的研發,感謝台積電給我這個在職進修 的機會,讓我得以在有經濟支援的前提之下,完成這個學位。在這個大家庭中, 我見識到許多典範。藉由模仿他們,我能不斷進步。感謝王世維,王美勻,朱哲 民,吳啟明,李宗鴻,林彥君,林憲信,林獻欽,林躍任,唐永渝,張勝傑,梁 英強,許義明,陳建良,彭遠清,程冠倫,黃志翔,楊士洪,詹前泰,蔡俊雄, 蔡雯琪,鄭銘龍,聶君文,羅加聘,賴高廷,林學仕,邱遠鴻,雷明達,謝定華, 陶宏遠,曹敏,吳忠政,米玉傑,感謝他們對我的指導與幫助,這本論文就像是 一本合輯,充滿了來自他們的智慧,我何其有幸與他們一起分享這些成果,謝謝 他們直接或間接地出現在我的論文裡面。特別感謝 Carlos H. Diaz,他就像我在台 積電裡面的導師,默默的出現在我每一個重要的關卡中。

最後感謝金門酒廠與台酒兩家公司,雖然他們的貢獻不是無私,但卻是實質。 感謝他們在求學過程與未來的無限寬廣的時空裡,與我常相左右。

僅以此論文,獻給我的家人以及來不及等我畢業的母親。

ix

#### CONTENTS

| Chinese A  | Abstract |                                                                          | iii  |
|------------|----------|--------------------------------------------------------------------------|------|
| English A  | bstract  |                                                                          | V    |
| Acknowle   | edgement |                                                                          | V111 |
| Contents   |          |                                                                          | x    |
| Table Cap  | otions   |                                                                          | xii  |
| Figure Ca  | ptions   |                                                                          | xiii |
| List of Sy | mbols    |                                                                          | xxi  |
| Chapter 1  |          | Introduction                                                             | 1    |
| 1.         | .1       | Backgrounds                                                              | 1    |
| 1.         | .2       | Organization of the Dissertation                                         | 7    |
| Chapter 2  |          | Methodology of Rsd Characterization:                                     | 11   |
|            |          | A Novel Method of MOSFET Series Resistance                               |      |
|            |          | <b>Extraction Featuring Constant Mobility Criteria and</b>               |      |
|            |          | Mobility Universality                                                    |      |
| 2.         | .1       | Preface                                                                  | 11   |
| 2.         | .2       | Universal Mobility and Analytic $E_{eff}$ with $\eta_{ana}$ as a Fitting | 13   |
|            |          | Parameter                                                                |      |
| 2.         | .3       | R <sub>sd</sub> Extraction Methodology: Constant Mobility Criterion      | 15   |
| 2.         | .4       | Algorithm of Self-consistent $R_{sd}$ and $\eta_{ana}$ Calculation       | 16   |
| 2.         | .5       | Experimental Results                                                     | 18   |
| 2.         | .6       | Discussion                                                               | 20   |
|            |          | 2.6.(a) TCAD as Corroborating Evidence                                   | 20   |
|            |          | 2.6.(b) On the Bulk Charge Linearization Coefficient a                   | 21   |
|            |          | 2.6.(c) Experimental Verification                                        | 22   |
| 2.         | .7       | Applications                                                             | 26   |
|            |          | 2.7.(a) NMOSFET Poly-Space-Effect (PSE)                                  | 24   |
|            |          | 2.7.(b) PMOSFET R <sub>sd</sub> Degradation due to Silicide PAI          | 24   |
| 2.         | .8       | Conclusion                                                               | 25   |
| Chapter 3  |          | Gate Strain and EOT Engineering:                                         | 40   |
|            |          | A Millisecond-Anneal-Assisted Selective Fully                            |      |
|            |          | Silicided (FUSI) Gate Process                                            |      |
| 3.         | .1       | Preface                                                                  | 40   |
| 3.         | .2       | Device Fabrication and Experiments                                       | 41   |
| 3.         | .3       | Results and Discussion                                                   | 42   |
|            |          | 3.3.(a) On the Device Performance                                        | 43   |
|            |          | 3.3.(b) On the Silicide Morphology and Junction Leakage<br>Performance   | 45   |
| 3.         | .4       | Conclusion                                                               | 46   |

| Chapter 4               | Channel Strain and Rsd Engineering:<br>An Extreme Surface Proximity for Embedded-SiGe<br>in pMOSFETs Featuring Self-Aligned<br>Silicon-Reflow (SASR) | 60  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 4.1                     | Preface                                                                                                                                              | 60  |
| 4.2                     | Silicon Reflow Experiment in Hydrogen Ambient:<br>Process Window and Results                                                                         | 61  |
| 4.3                     | Device Analysis                                                                                                                                      | 63  |
| 4.4                     | Conclusion                                                                                                                                           | 65  |
| Chapter 5               | USJ Engineering:                                                                                                                                     | 73  |
|                         | A Novel Ultra-Shallow-Junction (USJ) Technique<br>for MOSFET under Low-V <sub>dd</sub> Operation                                                     |     |
| 5.1                     | Preface                                                                                                                                              | 73  |
| 5.2                     | A New Concept of Doping Technique                                                                                                                    | 75  |
| 5.3                     | Device Characterization                                                                                                                              | 77  |
|                         | 5.3.1 Effects of Doping Abruptness on DC & AC                                                                                                        | 77  |
|                         | 5.3.2 Effects of Doping Abruptness on V <sub>dd</sub> -sensitivity                                                                                   | 79  |
|                         | 5.3.3 Effects of Doping Abruptness on Reliability                                                                                                    | 79  |
| 5.4                     | Conclusion                                                                                                                                           | 80  |
| Chapter 6               | Conclusion                                                                                                                                           | 101 |
| 6.1                     | Summary of contributions                                                                                                                             | 101 |
| 6.2                     | Suggestions to Future Work                                                                                                                           | 103 |
| References              |                                                                                                                                                      | 104 |
| Vita                    |                                                                                                                                                      | 126 |
| <b>Publication</b> List |                                                                                                                                                      | 127 |

#### **Table Captions**

#### Chapter 5

Table 5.1A summary table of key DC and AC parameters. New approach82(Abrupt S/D-ext + low halo I/I dose) gives a better short channelcontrol and analog performance without degrading S/D seriesresistance.



#### **Figure Captions**

Chapter 1

9 Fig. 1.1(a) Schematic plots of the frequently used stressors in the MOSFET VLSI technology. Fig. 1.1(b) A standard stress-memorization-technique (SMT) process flow. 9 VLSI industry's e-SiGe structures of 90nm [1.21], 65nm [1.22], 45nm 10 Fig. 1.2 [1.23], and 32nm [1.26] technologies. The e-SiGe tips get increasingly close to the gate edge. Chapter 2 Fig. 2.1 Schematic illustration of the equivalent circuit of the device used in 26 R<sub>sd</sub> extraction. Fig. 2.2 Measured inversion carrier mobility  $(\mu)$  vs. effective surface electric 27 field (E<sub>eff</sub>) under different V<sub>bs</sub> bias conditions of a long channel NMOSFET. The inversion carrier mobility converges to the same trend when E<sub>eff</sub> is sufficiently high. The curve of "best-fitting" is obtained with  $\mu_0 = 720 \text{ cm}^2/\text{V-s}$ ,  $E_0 = 0.82 \text{ MV/cm}$  and v =1.63 for the long channel device used in this work. Fig. 2.3 Comparison between the effective surface electric field obtained 28 from analytical equation (E<sub>eff\_ana</sub>) and split C-V measurement ( $E_{eff_C-V}$ ).  $\eta_{ana}=1/1.7$  provides the best fitting result. Fig. 2.4(a) An illustration showing that fitting parameter  $\mu_0$  dominates the 29 magnitude of  $\mu_{universal}$  vs.  $E_{eff}$  behavior. Fig. 2.4(b) An illustration showing that fitting parameter  $\eta_{ana}$  dominates the 29 slope of  $\mu_{ana}$  vs.  $E_{eff}$  behavior. Fig. 2.5(a) A self-consistent method of  $R_{sd}$  extraction using both  $\mu_0$  and  $\eta_{ana}$  as 30 fitting parameters in order to minimize the difference between  $\mu_{universal}$  and  $\mu_{ana}$ .

- Fig. 2.5(b) Summation of  $(\mu_{ana} \mu_{universal})^2$  over a wide range of  $E_{eff}$  in the 30 vicinity of  $V_{gs}$  where  $R_{sd}$  is extracted. NMOSFET with 0.5µm  $L_{mask}$  is used as an example.  $\eta_{ana}=1/1.7$  provides the lowest error.
- Fig. 2.6(a)  $R_{sd}$  and  $\mu_0$  extracted using the method proposed in this work. 31 xiii

Similar  $R_{sd}$  values are extracted over a wide range of  $L_{mask}$ .  $\mu_0$  increases from  $L_{mask}=1\mu m$  down to  $L_{mask}\sim0.1\mu m$  and then decreases toward short channel regime.

- Fig. 2.6(b)Extracted  $\eta_{ana}$ -Lmask behavior.  $\eta_{ana}$  keeps at a constant level for long31channel devices and then decreases for Lmask shorter than 0.1µm.
- Fig. 2.7(a)TSUPREM-4 simulated 2-dimensional doping concentration in the<br/>vicinity of gate edge of the NMOSFET used in this work.32
- Fig. 2.7(b) Carrier concentration on the drain side along the horizontal direction (A-A') as shown in Fig. 2.7(a) under various V<sub>gs</sub> conditions. V<sub>gs</sub> shows little effect on modulating the carrier concentration inside source/drain extension regions. The inset table provides an example of TCAD-simulated R<sub>sd</sub> values based on the potential drop between two characteristic points on the drain and the source side of a 0.1µm L<sub>mask</sub> MOSFET. The R<sub>sd</sub> values are reasonably consistent with the extracted ones shown in Section V.
- Fig. 2.7(c) Carrier concentration along the vertical direction (B-B') as shown in Fig. 2.7(a) under various V<sub>bs</sub> conditions. The current flow in source/drain extension is mainly located in a region where the carrier concentration is insensitive to V<sub>bs</sub>.
- Fig. 2.8 Inversion-layer electron density distribution f, calculated using 2-D 34 numerical simulators TSUPREM4 and MEDICI, normal to the channel surface under various  $V_{bs}$  conditions. The inserted figure illustrates the centroid of the carrier distribution ( $Z_c$ ). When  $V_{bs}$  changes from 0V to -1.5V,  $Z_c$  decreases by only ~0.1nm which is equivalent to ~0.03nm decrease in  $T_{ox_inv}$ . This change should have a negligible effect on  $R_{sd}$  extraction proposed in this work.
- Fig. 2.9(a) A schematic plot of depletion width under gate area of a 0.1 $\mu$ m L<sub>mask</sub> NMOSFET. A table of values of bulk charge linearization coefficient " $\alpha$ " under various bias conditions is shown in the inset. The values of " $\alpha$ " are typically lower than 1.2.
- Fig. 2.9(b) The extracted  $R_{sd}$  shows negligible sensitivity on the bulk charge linearization coefficient. Therefore, the assumption of " $\alpha$ =1" is

35

35

33

adequate in this extraction procedure.

- Fig. 2.10 Extracted  $R_{sd}$  as a function of  $E_{eff}$ . Erroneous  $R_{sd}$  values appear in the low  $E_{eff}$  region because the  $E_{eff}$  is insufficiently high and the "constant mobility" criterion is not satisfied.  $R_{sd}$  approaches a constant and exhibits no dependency on  $V_{bs}$  in the sufficiently high  $E_{eff}$  region. The inset shows the  $R_{sd}$  values extracted from the proposed method in this work and the method in [2.33]. A good agreement is achieved.
- Fig. 2.11 Measured and simulated  $I_d$ - $V_{gs}$  characteristics of a typical 37 NMOSFET with  $W_{mask}$  / $L_{gate}$  = 1µm/0.1µm under  $V_{ds}$ =0.05V. External resistors,  $R_{ext}$ , are connected to the device as shown in the inserted plot. The extracted  $R_{sd}$  values, listed in the inserted table, faithfully reflect the presence or absence of the  $R_{ext}$ .
- Fig. 2.12(a) A schematic illustration of device layouts with different 38 poly-spacing (PS).
- Fig. 2.12(b) R<sub>sd</sub> vs. poly-spacing. An obvious reduction in R<sub>sd</sub> is observed by 38 increasing the poly-spacing from 0.14µm to 0.32µm. No obvious reduction is obtained by further increasing PS to 0.68µm and beyond.
- Fig. 2.12(c) NMOSFET I<sub>on</sub>-I<sub>off</sub> performance exhibits a clear dependency on R<sub>sd</sub> as 38 shown in Fig. 2.12(b). An obvious improvement is observed by increasing the poly-spacing from 0.14µm to 0.32µm. Little difference is obtained by further increasing PS to 0.68µm and beyond. The stress effect of contact etch-stop-layer (CESL) is ruled out because an unstrained CESL is used in this comparison.
- Fig. 2.13(a) A schematic process flow of silicide formation with optional PAI 39 and anneal processes.
- Fig. 2.13(b) A cumulative probability plot of PMOSFET R<sub>sd</sub> under different PAI 39 and post anneal conditions for silicide formation. R<sub>sd</sub> extracted by our method shows good sensitivity to the process conditions.
- Fig. 2.13(c) PMOSFET  $I_{on}$ - $I_{off}$  performance shows a good correlation with the 39 extracted  $R_{sd}$  in this work. Larger  $R_{sd}$  values result in degraded

XV

36

 $I_{on}$ - $I_{off}$  performance. Higher  $R_{sd}$  variations correspond to increased  $I_{on}$ - $I_{off}$  spreading.

Chapter 3

- Fig. 3.1 Process steps in the vicinity of silicidation process. Either a 48 soak-annealing or an MSA is utilized for RTA2 for silicide phase transformation.
- Fig. 3.2 TEM cross-sectional pictures of NMOSFET and PMOSFET under 49 three MSA conditions. FUSI gate forms exclusively on PMOSFET while N<sup>+</sup> poly-silicon gate remains non-FUSI under a moderate MSA condition. The silicide phase of the P<sup>+</sup> FUSI gate is NiSi<sub>2</sub>.
- Fig. 3.3 V<sub>th</sub> vs. L<sub>mask</sub> behavior. Only PMOSFETs exhibit V<sub>th</sub> shift. This 50 indicates a selective FUSI gate formation exclusively on PMOSFETs.
  A lower halo ion-implantation dose is used for PMOSFET to compensate for the WF-shift. Smooth V<sub>th</sub> roll-off curve indicates a single-phase P<sup>+</sup> FUSI gate.
- Fig. 3.4 C-V curves of NMOS and PMOS using a moderate MSA condition 51 for silicidation. PMOS shows a clear VFB shift that indicates WF-shift for only PMOSFET.
- Fig. 3.5 Tight V<sub>th</sub> distributions are observed under a moderate MSA 52 condition. V<sub>th</sub> is unchanged for NMOSFET while an obvious PMOSFET V<sub>th</sub> shift with a tight distribution indicates a uniform and single-phase P<sup>+</sup> FUSI gate formation.
- Fig. 3.6 PMOSFET with FUSI gate shows a 0.3nm thinner T<sub>ox\_inv</sub> because of 53 the elimination of poly-depletion-effect. NMOSFET shows no noticeable change under a moderate MSA condition.
- Fig. 3.7 P<sup>+</sup> FUSI gate improves PMOSFET I<sub>on</sub>-I<sub>off</sub> by more than 20% while 54 NMOSFET keeps similar I<sub>on</sub>-I<sub>off</sub> performance when a moderate MSA condition is utilized for FUSI gate formation exclusively on P<sup>+</sup> poly-silicon gates while preventing FUSI gate formation on N<sup>+</sup> poly-silicon gates.
- Fig. 3.8 Nickel silicon strain measurement (difference between before- and 55

after- silicidation-RTA2 process) using wafer-bowing indicates that highly tensile NiSi<sub>2</sub> silicide was formed by using MSA-assisted silicidation.

- Fig. 3.9 By implementing the change in the stress level measured in Fig. 3.8 56 into a TCAD simulator (T-suprem4), the simulation result verifies that a highly tensile FUSI gate imposes a stronger compressive stress in the PMOSFET channel region compared to the poly-silicon gate.
- Fig. 3.10 MSA-assisted silicidation improves the interface quality between 57 silicide and silicon. As compared to the conventional silicidation-RTA2 using soak-annealing, MSA-assisted silicidation provides a smoother interface without silicide spiking.
- Fig. 3.11 Junction leakage behavior is compared between silicidation-RTA2 58 using soak-annealing and MSA. An obviously tighter N<sup>+</sup>diffusion/P\_well junction leakage distribution is observed by using MSA.
- Fig. 3.12(a) Sheet resistance of N<sup>+</sup> and P<sup>+</sup> diffusion regions between poly-silicon
   108µm. Tight distributions guarantee uniform
   1896
   1896
- Fig. 3.12(b) Sheet resistance of poly-silicon lines with line\_width = 30nm. P<sup>+</sup> 59
  FUSI shows a significantly higher sheet resistance because the MSA-assisted silicidation process transforms whole P<sup>+</sup> poly-silicon into NiSi<sub>2</sub> phase. The distributions of the sheet resistance are equally tight between silicidation-RTA2 using soak-annealing and MSA.

#### Chapter 4

- Fig. 4.1 Cross-generation drive current (drain current measured at  $V_g=V_d=1V$ ) comparison [4.13]. The gap between NMOS and PMOS decreased constantly from 90nm to 32nm technology. The strain and  $R_{sd}$  engineering of e-SiGe played an important role in the PMOSFET performance enhancement.
- Fig. 4.2A brief process flow in the e-SiGe formation loop. An optional67hydrogen annealing step is inserted before e-SiGe selective epitaxy

xvii

process.

Fig. 4.3(a) Cross-sectional TEM analyses of e-SiGe profile under different hydrogen annealing temperatures. Complete and self-aligned silicon-reflow occurs above a moderate temperature which is 800°C in this work. Wide process window of annealing temperature is demonstrated. The hydrogen annealing time is 1minute for each process.

68

- Fig. 4.3(b) A comparison of e-SiGe contour between the control sample and 68 SASR. SASR provides a closer proximity at the top and less e-SiGe encroachment at the middle and bottom regions.
- Fig. 4.4 A two-dimensional TCAD simulation of stress distribution along the 69 channel direction. SASR provides higher compressive stress which improves hole carrier mobility.
- Fig. 4.5 SASR leads to lower source/drain series resistance. The tighter 70 distribution implies that SASR mitigates the device variation resulting from the silicon-recess process.
- Fig. 4.6 SASR leads to a better immunity against undesired SCE degradation 71 because of a less e-SiGe encroachment at the middle and bottom region.
- Fig. 4.7SASR improves Ion-Ioff performance by more than 10% as compared72to the control-sample. It also tightens the Ion-Ioff distribution becausethe surface proximity is created in a self-aligned manner.

Chapter 5

- Fig. 5.1 Higher halo I/I dose leads to slightly lower sub-threshold swing but 83 a larger gap between  $V_{th_gm}$  and  $V_{th_lin}$ . Gate overdrive is therefore degraded.
- Fig. 5.2 Excellent as-implanted boron doping abruptness is achieved by 84 using an I/I technique featuring PAI with light species. Other traditional approaches show either worse abruptness or profile tailing.
- Fig. 5.3 Better  $R_s$ - $X_j$  performance of boron USJ is observed by using new I/I 85

technique. Highly activated boron dopant is achieved with 40% shallower  $X_j$ .  $R_s$ - $X_j$  behaviors of both BF<sub>2</sub> and cluster boron are included in "Former approaches".

- Fig. 5.4 New approach gives a weaker reverse-short-channel-effect (RSCE) 86 which indicates a lower substrate doping concentration. Both  $V_{th}$ roll-off slope and DIBL are improved in the short channel regime.  $V_{th\_lin}$  and  $V_{th\_sat}$  are the threshold voltage extracted using constant-current method at  $V_d$ =50mV and 1V, respectively.
- Fig. 5.5 New approach leads to a lower body-bias sensitivity in the short 87 channel regime because of a lower substrate doping concentration resulting from lower halo I/I dose.
- Fig. 5.6 Lower junction leakage is observed for new approach. Lower halo 88 I/I dose and less EOR defects are believed to be the key contributors.
- Fig. 5.7 New approach leads to a lower V<sub>th\_gm</sub> V<sub>th\_lin</sub> as V<sub>th\_lin</sub> values are 89 similar. This behavior guarantees no I<sub>off</sub> increase but an I<sub>on</sub> improvement because of a higher gate overdrive.
- Fig. 5.8 A clear statistical trend of V<sub>th gm</sub> V<sub>th lin</sub> is demonstrated for short 90 channel devices. Devices using new approach obviously outperform the reference ones.
- Fig. 5.9Id-Vd curves show higher Gm and driving force for new approach.91This indicates a higher mobility caused by reducing halo I/I dose.91
- Fig. 5.10 7% PMOSFET  $I_{on}$ - $I_{off}$  gain at  $V_{dd}$  = 1V is achieved by using new 92 approach.
- Fig. 5.11Because of higher carrier mobility and higher gate overdrive, 25%93PMOSFET  $I_L$ - $I_{off}$  gain at  $V_{dd}$  = 1V is achieved by using new approach.(I\_L is I\_d measured at  $V_d$ = $V_{dd}$ ,  $V_g$ =0.5 $V_{dd}$ )
- Fig. 5.12  $I_{eff}$ - $I_{off}$  gain (10%) is more obvious than  $I_{on}$ - $I_{off}$  gain (7%) by using 94 new approach. Significant  $I_L$  increase is the major reason.  $I_{eff}$  = 0.5( $I_{H}$ + $I_{L}$ ), where  $I_{H}$  is  $I_{d}$  measured at  $V_{d}$ =0.5 $V_{dd}$ ,  $V_{g}$ = $V_{dd}$ .
- Fig. 5.13New approach leads to 6% faster  $T_d$  at a given  $I_{eff}$ . It is believed to be95the combinational results of lower channel depletion capacitance

and lower junction capacitance.

- Fig. 5.14 New approach leads to 8% faster T<sub>d</sub> at a given standby leakage 96 current.
- Fig. 5.15Relative  $I_{on}$  and  $I_{on}$ - $I_{off}$  performance normalized to  $V_{dd}$ =1V. New97approach provides a lower sensitivity to  $V_{dd}$  change.
- Fig. 5.16 Relative  $I_{eff}$  and  $I_{eff}$ - $I_{off}$  performance normalized to  $V_{dd}$ =1V. New 98 approach provides a lower sensitivity to  $V_{dd}$  change. This guarantees a lower sensitivity of circuit speed variation to  $V_{dd}$ variation.
- Fig. 5.17Relative time-delay of inverter oscillator normalized to  $V_{dd}$ =1V.99Weaker dependency is observed for new approach.
- Fig. 5.18New approach and reference device show the same Ion degradation100caused by hot-carrier stress.



#### LIST OF SYMBOLS

| C <sub>d</sub>                    | Depletion capacitance                                              |  |  |  |  |
|-----------------------------------|--------------------------------------------------------------------|--|--|--|--|
| Cg                                | Gate capacitance                                                   |  |  |  |  |
| $C_{jb}$                          | Bulk type junction capacitance                                     |  |  |  |  |
| Cox                               | Gate dielectric capacitance                                        |  |  |  |  |
| E <sub>eff</sub>                  | Effective silicon vertical electrical field                        |  |  |  |  |
| $E_{eff\_ana}$                    | Effective silicon vertical electrical field in an analytic formula |  |  |  |  |
|                                   | Effective silicon vertical electrical field extracted using        |  |  |  |  |
| $E_{eff\_CV}$                     | split-CV measurement                                               |  |  |  |  |
| G <sub>ds</sub>                   | Output conductance                                                 |  |  |  |  |
| G <sub>m</sub>                    | Trans-conductance                                                  |  |  |  |  |
| Iboff                             | Gated diode junction leakage                                       |  |  |  |  |
| Id                                | Darin current                                                      |  |  |  |  |
| Idlin                             | MOSFET linear driving current                                      |  |  |  |  |
| Ieff                              | Effective MOSFET driving current defined in [5.18]                 |  |  |  |  |
| I <sub>off</sub>                  | MOSFET off-state current                                           |  |  |  |  |
| Ion                               | MOSFET on-state driving current                                    |  |  |  |  |
| Jg                                | Gate leakage current density                                       |  |  |  |  |
| Jg_inv                            | Gate leakage current density in inversion state                    |  |  |  |  |
| L <sub>eff</sub>                  | Effective channel length                                           |  |  |  |  |
| Lgate                             | Gate length                                                        |  |  |  |  |
| L <sub>mask</sub>                 | Mask gate length                                                   |  |  |  |  |
| $N_{sub}$                         | Substrate doping concentration                                     |  |  |  |  |
| $Q_d$                             | Depletion charge                                                   |  |  |  |  |
| $Q_i$                             | Inversion layer charge                                             |  |  |  |  |
| Rs                                | Sheet resistance                                                   |  |  |  |  |
| R <sub>sd</sub>                   | Source/drain series resistance                                     |  |  |  |  |
| Td                                | Ring oscillator delay time                                         |  |  |  |  |
| T <sub>ox</sub>                   | Gate dielectric thickness                                          |  |  |  |  |
| T <sub>ox_inv</sub>               | Gate dielectric                                                    |  |  |  |  |
| T <sub>ox_inv</sub>               | Gate oxide thickness in inversion state                            |  |  |  |  |
| $V_{bs}(V_b)$                     | Substrate bias voltage                                             |  |  |  |  |
| V <sub>dd</sub>                   | Applied voltage in a circuit                                       |  |  |  |  |
| $V_{ds}$ ( $V_d$ )                | Drain to source voltage                                            |  |  |  |  |
| $V_{FB}$                          | Flat band voltage                                                  |  |  |  |  |
| V <sub>gs</sub> (V <sub>g</sub> ) | Gate to source voltage                                             |  |  |  |  |
| Vth                               | Threshold voltage                                                  |  |  |  |  |
|                                   | Threshold voltage extracted using maximum                          |  |  |  |  |
| V <sub>th_gm</sub>                | trans-conductance method                                           |  |  |  |  |
| V <sub>th_lin</sub>               | Threshold voltage defined with a constant current criterion        |  |  |  |  |
| WD                                | Channel depletion width                                            |  |  |  |  |
| W <sub>mask</sub>                 | Mask gate width                                                    |  |  |  |  |
| Xj                                | Junction depth                                                     |  |  |  |  |
|                                   | Distance between $Si/SiO_2$ interface and carrier centroid in the  |  |  |  |  |
| Zc                                | channel.                                                           |  |  |  |  |
| α                                 | Bulk charge linearization coefficient                              |  |  |  |  |

| Esi               | Silicon permittivity                                                 |  |  |
|-------------------|----------------------------------------------------------------------|--|--|
|                   | Empirical factor with common values of $\sim 1/2$ and $\sim 1/3$ for |  |  |
| η                 | electrons and holes                                                  |  |  |
| $\eta_{ana}$      | Fitting parameter that describes $\eta$ in an analytic formula       |  |  |
| $\mu_{eff\_ana}$  | Carrier mobility described in an analytical formula                  |  |  |
| $\mu_{universal}$ | Universal carrier mobility                                           |  |  |
| $\Psi_{B}$        | Surface potential                                                    |  |  |
|                   |                                                                      |  |  |



#### Chapter 1

#### Introduction

#### 1.1 Backgrounds

Maximizing complementary metal-oxide-semiconductor field-effect (CMOSFETs) density while keeping transistor constant transistor performance improvement has been the most important task of the silicon-based very-large-scale integration (VLSI) semiconductor industry for more than half a century. Moore's law indicates that the transistor counts in a chip double every two years. This is the cornerstone of the entire IC industry and has been successfully driving the industry for more than three decades. The logic CMOSFET manufacturing technology has entered the era of nanometer scale since the beginning of this millennium [1.1-1.3]. In the last decade, the silicon MOSFET industry has undergone an amazing evolution of source/drain engineering, series resistance reduction, strain and high-K/metal gate technology [1.4-1.6]. All the efforts delivered to this industry are for the same purpose: to generate cost-effective and manufacturable process in order to sustain the constant progress of VLSI industry itself.

The basic principle of MOSFET operation doesn't change over time despite the astonishing progress of transistor scaling-down and development of novel techniques for transistor performance enhancement. The engineering toward a low source/drain series resistance ( $R_{sd}$ ) has been always a key task. As the transistor gate length scales down,  $R_{sd}$  constitutes an increasing

portion of total resistance due to the reduced intrinsic channel resistance. Methods of  $R_{sd}$  extraction have been developed in the literature [1.7-1.10] in order to characterize R<sub>sd</sub> and its impact on transistor performance. However, the extraction procedures in the former methods required either multiple I-V measurements over transistors with different channel lengths or sophisticated Capacitance-Voltage (C-V) measurements for short-channel transistors. In addition, the former methods [1.7] assumed constant carrier mobility for transistors with different channel lengths in the R<sub>sd</sub> extraction procedure. However, these basic assumptions simply don't hold in the modern transistor design which greatly relies on mechanical strain and local doping profile engineering. In this work, we developed a new R<sub>sd</sub> extraction algorithm [1.11-1.12], which is capable of extracting  $R_{sd}$  using a single transistor by measuring simple I-V characteristics. This algorithm stems from the well known behavior of constant carrier mobility in the high vertical electrical field regime. We extensively examined this algorithm and verified its validity in precisely correlating the process changes and the extracted R<sub>sd</sub> values. This novel R<sub>sd</sub> extraction method was applied throughout this work in order to assess the efficacy of every process improvement.

Strain engineering toward high carrier mobility for transistor performance improvement has been a major topic in the CMOSFET industry key for about а decade [1.13-1.16]. The approaches, including strained-capping layers, embedded silicon-germanium (e-SiGe) epitaxial stressor, stress-memorization-technique (SMT), etc., have been widely adopted in the mainstream VLSI technology (as shown in Fig. 1.1). These stressors provide mechanical strain from both intrinsic and extrinsic

components of the transistors. However, the space of implementing these stressors decreases as the transistor size keeps shrinking. As a result, the efficacy of stressors keeps decreasing. In the near future, aggressive strain engineering is therefore indispensible to continue the trend of carrier mobility enhancement in order to sustain the required transistor performance in the coming generations. Out of the various strain technologies, fully-silicided (FUSI) gate [1.17-1.19] is one of the most promising approaches due to the fact that the spatial ratio of the gate area over the channel area in transistors would not decrease as transistor size shrinks. Furthermore, being a stressor, gate material can be placed extremely close to the channel region because there is merely a thin dielectric layer in between them. Unlike the conventional stressors, such as extrinsic capping layers, strained gate material shows obvious advantage in the coming generations. A novel FUSI gate formation method was proposed in this work by using milli-second annealing (MSA) at a high temperature but in a short period of thermal anneal for nickel silicide phase transformation [1.20]. This technology not only significantly benefits carrier mobility but also eliminates poly-depletion effect by converting the gate material from doped poly-silicon to strained metal silicide.

Selective e-SiGe source/drain was for the first time implemented in the 90nm manufacturing VLSI technology [1.21]. PMOSFETs performance showed a drastic improvement because of the incorporation of uniaxial compressive strain as well as a reduced  $R_{sd}$ . This was a triumph in the manufacturing VLSI technology. In the following generations, e-SiGe has been further developed [1.22-1.25] for a variety of shapes and a higher

3

germanium concentration in order to increase the compressive strain in the channel region. The distance between tip of e-SiGe and the channel region, i.e. proximity, always plays a key role in the strain efficacy. As shown in Fig. 1.2, the e-SiGe tips get closer and closer to the gate edge as technology evolves. Close proximity would lead to a higher strain in the channel region but potentially worsen short-channel-effect (SCE). Many approaches [1.26-1.28] have been given to reduce the e-SiGe proximity as well as to push the tip of e-SiGe toward channel surface. Close e-SiGe proximity can raise the strain level while a shallow tip provides high immunity against SCE degradation. Nevertheless, these approaches often depend on sophisticated etching processes which lead to small process margin and considerable process variation. In order to position the e-SiGe tip right at the channel edge, we proposed a cost-effective method featuring self-aligned silicon reflow (SASR) [1.29]. This technique is able to achieve an extreme e-SiGe surface proximity without degrading process variation because the shape of e-SiGe is defined in a self-aligned manner. The etching process induced variation can be mitigated after silicon reflow while a close surface e-SiGe proximity is realized simultaneously. Significantly better transistor performance is therefore experimentally achieved as a result of high hole mobility and low R<sub>sd</sub>. In addition, SASR is able to provide tighter distributions of on-state current and R<sub>sd</sub> due to a self-aligned e-SiGe tip. This technique is especially appropriate to the coming generations of VLSI technology in which process variation will become more and more serious due to the scaling-down of transistor feature size.

Ultra-shallow-junction (USJ) formation is another key enabler of the

transistor scaling-down. The source/drain junction depth (X<sub>i</sub>) must shrink accordingly as the gate length shrinks in order to maintain an acceptable electrostatic control in the short channel transistors. Meanwhile, the sheet-resistance (R<sub>s</sub>) must reduce in order to reduce Rsd from one generation to another. Ion implantation followed by a high temperature thermal annealing has been adopted [1.30-1.32] to repair the silicon lattice damage and to activate implanted doping species. Within the last two decades, ultra low energy ion implantation with a subsequent rapid-thermal-annealing (RTA) has become the standard process in the VLSI technology. The low energy ion implantation guarantees that the projected doping species are located in the vicinity of surface while the following RTA can prevent too much doping diffusion and activate the doping species. In the sub-100nm technology nodes, the USJ formation is extremely demanding. Simple ion implantation followed by RTA can not achieve the required doping abruptness and shallow junction depth. Doping species suffer from transient-enhanced-diffusion (TED) upon thermal annealing [1.33-1.35] and result in a greatly diffused doping profile due to the fast dopant-defect pair diffusion. TED ruins the possibility of using conventional methods to accomplish the required USJ criteria in the nanometer scale transistors. In addition, these dopant-defect pairs/clusters are electrically inactive so that the doping activation level cannot be further improved. Many approaches were proposed in the publications [1.36-1.38] for the purpose of suppressing TED by engineering the implantation-induced crystalline defects. Pre-amorphization implantation (PAI) by heavy electrically inactive species is widely used to prevent the ion channeling effect [1.39] during the implantation process and to separate the end-of-range (EOR)

defects from the wanted doping species by locating the doping species inside the amorphous region. However, this approach can induce serious side effects such as leaving a defect-rich layer below the amorphous/crystal (A/C)interface after RTA. Serious junction leakage was therefore often observed. Furthermore, those defects can be the source for the TED of the pre-existing doping species. Recently, co-implantation (co-IMP) has also been intensively studied and applied to the manufacturing technology [1.40-1.42]. The concept of co-IMP is using another species (such as carbon, fluorine, and nitrogen) to interact with crystalline defects in order to keep them immobile by clustering the defects and/or to release the counter defects (interstitial to compensate vacancy and vice versa) in order to reduce the mobile defect concentration upon the following annealing process. Therefore, the focused doping species is less likely to be impacted by TED. However, the co-IMP species and the defect clusters may lead to unacceptable junction leakage. In this work, we proposed a new concept of doping technique featuring fast PAI using light species. Because of a high implantation dose rate, the defects in the substrate are generated and accumulated efficiently [1.43-1.44]. The crystalline defects generated by light implanted species at low energy are dominated by point defects which can be easily recovered upon the following thermal annealing. Both less TED and higher doping activation level are expected by reducing the residual crystalline defects. By implementing this concept in the source/drain extension (S/D-ext), we experimentally demonstrated a significant improvement in the R<sub>s</sub>-X<sub>i</sub> performance. Because of less residual defects in the EOR region resulting from S/D-ext ion implantation, the halo doping species become more confined (less TED) and show a higher dose-efficiency. The transistor's electrical behavior clearly reflects the advantage of this new doping technique. Shallow S/D-ext combining an abrupt halo doping profile, fast turn-on/turn-off transition is one consequence. This characteristic is particularly important to the low supply-voltage ( $V_{dd}$ ) operation in which the on/off transition consumes a considerable portion of gate voltage.

#### **1.2** Organization of the Dissertation

After the introduction given in Chapter 1, Chapter 2 describes a novel  $R_{sd}$  extraction method. Starting from the theoretical study, the basic model setup, the experimental data analysis, to the TCAD verification, a self-consistent algorithm is established. This algorithm was then examined in various cases in order to prove its capability. It was used throughout this work to give accurate assessment on all the experiments.

A series of novel approaches for the purpose of improving transistor performance were given consecutively. At first, Chapter 3 introduces an integration-friendly method of FUSI gate electrode formation by using milli-second-annealing. We discussed the process window of selectively forming FUSI gate on PMOSFET and characterized the stress level of nickel-silicide under a desired crystalline phase. The elimination of poly depletion effect and silicide-induced mechanical strain were carefully discussed.

Chapter 4 proposes a new hydrogen-annealing technique to push the e-SiGe proximity flush with the gate edge in a self-aligned manner. The advantage of this self-aligned technique was statistically demonstrated in terms of process control. The benefit on strain engineering and  $R_{sd}$  reduction resulting from the extremely close e-SiGe proximity was corroborated by both the TEM analyses and TCAD simulation.

Chapter 5, at first, introduces a novel USJ doping technique featuring fast PAI with light species. Significant improvement in R<sub>s</sub>-X<sub>j</sub> performance was achieved and the mechanism was then conceptually discussed. Secondly, we discussed the fast turn-on/turn-off transition resulting from this novel doping technique. The benefits in DC, AC, and ring-oscillator speed were addressed. We also proved the advantage of this doping technique for low-V<sub>dd</sub> application as compared to the conventional ion implantation doping technique.

Finally in Chapter 6, we summarize the contribution of this work and propose our suggestions to the further works.



- Fig. 1.1(a) Schematic plots of the frequently used stressors in the MOSFET VLSI technology.
- Fig. 1.1(b) A standard stress-memorization-technique (SMT) process flow.



Fig. 1.2 VLSI industry's e-SiGe structures of 90nm [1.21], 65nm [1.22], 45nm [1.23], and 32nm [1.26] technologies. The e-SiGe tips get increasingly close to the gate edge.

#### Chapter 2

### Methodology of R<sub>sd</sub> Characterization: A Novel Method of MOSFET Series Resistance Extraction Featuring Constant Mobility Criteria and Mobility Universality

#### 2.1 Preface

MOSFET source/drain series resistance ( $R_{sd}$ ), as shown in Fig. 2.1, leads to a voltage drop within source and drain diffusion regions, reducing the voltage across the intrinsic device and degrading drive capability. It constitutes an increasing portion of total resistance as gate length (Lgate) shrinks due to reduced intrinsic channel resistance. Hence, the degradation of drive current becomes most serious in short channel devices. In IC technology development, R<sub>sd</sub> extraction remains one of the most critical tasks during the device characterization and simulation. Many R<sub>sd</sub> extraction methods [1]-[3] have one assumption in common: both the channel dopant concentration and carrier mobility are independent of L<sub>gate</sub>. However, the significance of the halo ion implantation and mechanical-stress-dependent dopant diffusion [4] as encountered in modern MOSFETs renders this model inadequate. Recently, a constant mobility criterion in the high surface electrical field regime was proposed [5], which can not only considerably improve  $R_{sd}$  extraction precision but also eliminate the disadvantages of conventional methods [1]-[2] & [6] such as requiring multiple I-V measurements over different channel lengths and/or sophisticated C-V measurements for short channel devices.

Contrary to the drain current model used in the literature [1]-[3], [5]-[6], a bulk charge linearization coefficient ( $\alpha$ ) is adopted in this work. This leads to a cancellation of the debiasing effect and the threshold voltage change induced by IR-drop. Hence, an exact and compact drain current formulation results. In addition, a self-consistent algorithm is established by combining the constant mobility criterion [5] and an updated method of effective surface electrical field ( $E_{eff}$ ) extraction. In contrast to [5] which uses a constant  $\eta$  in the analytic expression of E<sub>eff</sub>, this empirical factor is treated as a fitting parameter  $(\eta_{ana})$  in this work. The values of R<sub>sd</sub> and  $\eta_{ana}$  are determined by using an iterative procedure. With the constant mobility criterion taken into account, the R<sub>sd</sub> can be more accurately extracted for a certain short channel device by matching the shape of its universal mobility curve with that of a long channel device. The procedure is conducted without requiring knowledge of the effective channel length (Leff), substrate doping concentration (Nsub), or channel stress. With this unique feature in mind, the proposed method is particularly suitable for the short channel devices for which unambiguous definition of Leff is often hard to make. Reasonable values of extracted Rsd are successfully demonstrated in a wide range of gate lengths. The validity of the constant mobility criterion is addressed as well.

The device samples used in this work are fabricated using a 40nm-low-power process technology. This technology features abrupt and heavily doped ultra shallow junction for source/drain extensions (SDE). Millisecond annealing is implemented to enhance dopant activation level. Aggressive strain engineering is used to boost device performance.

12

## 2.2 Universal Mobility and Analytic E<sub>eff</sub> with η<sub>ana</sub> as a Fitting Parameter

The universality of carrier mobility in the high electrical field regime is demonstrated in Fig. 2.2 for a long channel MOSFET. The effective silicon vertical electrical field ( $E_{eff}$ ) at the SiO<sub>2</sub>/Si interface can be expressed as a function of the depletion charge (Q<sub>d</sub>) and inversion layer charge (Q<sub>i</sub>). The charge components Q<sub>d</sub> and Q<sub>i</sub> can be obtained via split C-V measurements [7], [8]. The  $E_{eff}$  formula can read as

$$E_{\text{eff}_{CV}} = \frac{1}{\varepsilon_{\text{Si}}} \left( |Q_{d}| + \eta |Q_{i}| \right)$$
(2.1)

where  $\varepsilon_{si}$  is the silicon permittivity and  $\eta$  is an empirical factor with common values of ~1/2 and ~1/3 for electrons and holes at room temperature, respectively [9]-[13]. Note that in this work  $\eta$ , which is the reciprocal of that in [5], follows the convention in existing publications [9]-[13]. In order to obtain accurate carrier mobility, split C-V and I-V measurements are performed on a long channel MOSFET in which fringing capacitance and R<sub>sd</sub> are insignificant as compared with intrinsic gate capacitance and channel resistance, respectively. As shown in Fig. 2.2, under various back bias (V<sub>bs</sub>) conditions, carrier mobility appears to converge toward a universal carrier mobility ( $\mu_{universal}$ ) curve in the high E<sub>eff</sub> region. This means that if the device is operated in the high E<sub>eff</sub> region, a constant mobility is achieved at a given E<sub>eff</sub>, regardless of the varying impurity scattering element. At sufficiently high E<sub>eff</sub>, carrier mobility is well described by [14]-[16]:

$$\mu_{\text{universal}} = \frac{\mu_0}{1 + (E_{\text{eff}} / E_0)^{\nu}}$$
(2.2)

where  $\mu_0$ ,  $E_0$  and v are process-specific constants. Best fitting result, also shown in Fig. 2.2, is obtained with  $\mu_0 = 720 \text{ cm}2/\text{V-s}$ ,  $E_0 = 0.82 \text{ MV/cm}$  and v =1.63 for the long channel device used in this work.

To further investigate Eq. (2.1), it is transformed into an analytical form:

$$E_{eff\_ana} = \frac{V_{gs} + (\frac{1}{\eta_{ana}} - 1)V_{th} - \frac{1}{\eta_{ana}}V_{FB} - \frac{2}{\eta_{ana}}\psi_B}{\frac{3}{\eta_{ana}}T_{OX}}$$
(2.3)

The parameters associated with Eq. (2.3) have the usual meanings [5]. The threshold voltage  $V_{th}$  in Eq. (2.3) is extracted using maximum transconductance method under a low drain bias (25mV) ensuring a linear operation mode. In the derivation of Eq. (2.3), a constant  $N_{sub}$  is presumed. However, aggressive engineering of channel doping profile, such as retrograded channel and/or heavy halo ion implantation, is commonly used in modern MOSFETs. In addition, non-uniform doping profile caused by mechanical-stress-dependent diffusion is also evident. These factors make the constant  $N_{sub}$  assumption problematic and a specific treatment is needed.

In this work,  $\eta_{ana}$  in the analytic expression Eq. (2.3) is treated as a fitting parameter in order to accommodate the error introduced by the constant N<sub>sub</sub> assumption as mentioned above. Similar to the method described in [15], the E<sub>eff\_ana</sub> values acquired through Eq. (2.3) are compared to those of split C-V method. A long channel NMOSFET (L<sub>mask</sub>=W<sub>mask</sub>=1µm) is used to examine the consistency between the two methods. One should note that the value of  $\eta$
used for split C-V is set at 1/2 for NMOSFETs fabricated on wafers with (100) surface orientation. As shown in Fig. 2.3, in order to match the  $E_{eff}$  values between both methods,  $\eta_{ana} = 1/1.7$ , instead of 1/2, is suggested when applying the analytic expression, Eq. (2.3).

## 2.3 R<sub>sd</sub> Extraction Methodology: Constant Mobility Criterion

The  $R_{sd}$  extraction method based on a constant mobility criterion is firstly described in [5]. Here, to testify to the validity of the constant mobility criterion, an extra parameter is introduced: the bulk charge linearization coefficient denoted as  $\alpha$ . First of all, for the intrinsic MOSFET (Fig. 2.1) operated in linear region, drain current can be expressed as [17], [18]

$$I_{d} = \frac{C_{ox} W_{eff} \mu}{L_{eff}} (V_{gs}^{'} - V_{th}^{'} - \frac{\alpha}{2} V_{ds}^{'}) V_{ds}^{'}$$
(2.4)

where  $V_{th'} = V_{th} - (\alpha -1)V_{bs'}$  and  $V_{bs'} = -R_sI_d$ .  $V_{th}$  is the threshold voltage measured without IR-drop on the source side. Under the assumption of  $R_s=R_d=R_{sd}/2$  for a symmetric MOSFET and to account for the debiasing effect at the terminals, Eq. (2.4) can be expressed in terms of the externally applied voltages:

$$I_{d} = \frac{C_{ox}W_{eff} \mu}{L_{eff}} \left[ (V_{gs} - \frac{R_{sd}}{2}I_{d}) - (V_{th} + (\alpha - 1)\frac{R_{sd}}{2}I_{d}) - \frac{\alpha}{2}(V_{ds} - R_{sd}I_{d}) \right] (V_{ds} - R_{sd}I_{d})$$
$$= \frac{C_{ox}W_{eff} \mu}{L_{eff}} (V_{gs} - V_{th} - \frac{\alpha}{2}V_{ds}) (V_{ds} - R_{sd}I_{d})$$
(2.5)

The above derivation process clearly demonstrates that cancellation of the debiasing effect and the threshold voltage change induced by IR-drop takes place. As a result, the term in the first parentheses of Eq. (2.5) reduces to  $(V_{gs}-V_{th}-\alpha V_{ds}/2)$ , thus constituting an exact and simple formulation for the drain current. By incorporating the criterion described in [5], a constant mobility can be achieved at two sets of bias conditions:  $(V_{gs}^{(1)}, V_{th}^{(1)})$  and  $(V_{gs}^{(2)}, V_{th}^{(2)})$  where  $V_{gs}^{(2)} = V_{gs}^{(1)} + (1/\eta_{ana}-1)(V_{th}^{(1)}-V_{th}^{(2)})$ . Again using the same derivation procedure in [5] with the incorporation of  $\alpha$ , series resistance can be written as

$$R_{sd} = \left(\frac{B}{I_{d}^{(2)}} - \frac{A}{I_{d}^{(1)}}\right) \frac{\eta_{ana} V_{ds}}{(V_{th}^{(1)} - V_{th}^{(2)})}$$
(2.6)

where A =  $V_{gs}^{(1)} - V_{th}^{(1)} - 0.5 \alpha V_{ds}$  and B =  $V_{gs}^{(1)} + (1/\eta_{ana}-1)V_{th}^{(1)} - V_{th}^{(2)}/\eta_{ana}-0.5 \alpha V_{ds}$ .

The expression of  $R_{sd}$ , Eq. (2.6), shows no dependency on  $C_{ox}$ ,  $L_{eff}$  and  $W_{eff}$ . Therefore, this method is especially suitable for modern MOSFET with small geometries in which accurate measurements of  $C_{ox}$ ,  $L_{eff}$  and  $W_{eff}$  are hard to achieve.

For a modern MOSFET with thin gate oxide,  $\alpha$  is close to 1, as will be explained later. In the following discussion,  $\alpha$  is presumed as 1 and the error caused by this assumption will be further examined.

## 2.4 Algorithm of Self-consistent R<sub>sd</sub> and η<sub>ana</sub> Calculation

As device feature size shrinks, fringing capacitance and  $R_{sd}$  become no longer negligible. It is difficult to extract carrier mobility and  $E_{eff_CV}$  by using simple split C-V and I-V measurement. Thus, at small feature sizes, analytical derivations for  $\mu$  and  $E_{eff}$  become necessary. Once  $R_{sd}$  has been extracted by using Eq. (2.6), an analytical expression of mobility,  $\mu_{ana}$ , can be written as

$$\mu_{ana} = \frac{L_{eff}}{W_{eff} C_{ox}} \frac{I_{d}}{(V_{gs} - V_{th} - \frac{\alpha}{2} V_{ds})(V_{ds} - R_{sd} I_{d})}$$
(2.7)

Because  $R_{sd}$  is a function of  $\eta_{ana}$  as described in Eq. (2.6),  $\mu_{ana}$  is consequently also a function of  $\eta_{ana}$ . For a given  $\eta_{ana}$ , corresponding  $E_{eff\_ana}$ ,  $R_{sd}$  and  $\mu_{ana}$  are generated analytically. Moreover, a series of  $E_{eff\_ana}$  and  $\mu_{ana}$  can be defined for bias conditions in the vicinity of the specific  $V_{gs}$  where  $R_{sd}$  is extracted. It is worth noting that  $V_{gs}$  should be sufficiently high as mentioned in Section 2.3 In a sense,  $V_{gs}$  of ~2.5V is typically used in this work.

Process-induced strain and intensive strain engineering are pervasive in modern MOSFETs. These may lead to significant variability in carrier mobility [19]-[22] and changes to  $\mu$ -E<sub>eff</sub> behavior. The difference in  $\mu$ -E<sub>eff</sub> behavior in high Eeff regime between strained and unstrained MOSFETs approaches a constant ratio as mentioned in the literature [16], [23]-[25]. This implies that only  $\mu_0$  in Eq. (2.2) is sensitive to strain engineering in the high  $E_{eff}$  regime. Consequently, the  $\mu$ - $E_{eff}$  behavior in high  $E_{eff}$  regime extracted using long channel MOSFETs is valid for shorter channel devices by simply modifying it with a constant ratio.  $\mu_0$  is therefore regarded as a fitting parameter for shorter channel MOSFETs in this work. In addition, determining Leff for short channel MOSFETs remains one of the most challenging issues in the industry. Without explicitly assigning a value to L<sub>eff</sub>, mask gate length ( $L_{mask}$ ) is used in this work. The difference between  $L_{mask}$ and  $L_{eff}$  of a given short channel MOSFETs is also absorbed by  $\mu_0$ . As shown in Eq. (2.6), no information about L<sub>eff</sub> is necessary for R<sub>sd</sub> extraction as mentioned in Section 2.3. Therefore, the ambiguous definition of L<sub>eff</sub> does not lead to erroneous  $R_{sd}$  extraction [5]. In the vicinity of the  $V_{gs}$  where  $R_{sd}$  is extracted,  $\mu_0$  is a fitting parameter accounting for the difference introduced by long channel to short channel mobility shift and also the constant ratio between  $L_{eff}$  and  $L_{mask}$  of a given shorter channel MOSFET. As shown in Fig. 2.4(a) and Fig. 2.4(b),  $\mu_0$  dominates the magnitude of  $\mu_{universal}$ - $E_{eff}$  behavior while  $\eta_{ana}$  changes the slope of  $\mu_{ana}$ - $E_{eff}$  for a shorter channel device in which significant effects from strain engineering may take place. The most important task in this work is to determine a set of  $\eta_{ana}$  and  $\mu_0$  which minimizes the difference between  $\mu_{ana}$  and  $\mu_{universal}$ .

An iterative method to determine  $R_{sd}$ ,  $\eta_{ana}$  and  $\mu_0$  is detailed in Fig. 2.5(a). For a given  $\eta_{ana}$ , the summation of the square of the difference between  $\mu_{ana}$ and  $\mu_{universal}$  at each  $E_{eff}$  with modified  $\mu_0$  is plotted in Fig. 2.5(b). By using the MOSFET with 0.5 $\mu$ m gate length as an example, it is obvious that a minimum exists at  $\eta_{ana} = 1/1.7$  (~0.59). This is consistent with the value obtained in Section 2.2 which exhibits a good correlation between  $E_{eff_CV}$  and  $E_{eff_ana}$ . For state-of-the-art MOSFETs, localized doping profiles introduced by halo ion implantation from both source and drain side are not strongly overlapped for gate length longer than 100nm. As a result, the substrate doping profile should not change significantly for the MOSFETs with gate length longer than 100nm. A consistent value of  $\eta_{ana}$  is therefore extracted by using the analytical method described in Section 2.2 and by using the iteration introduced in this section for devices having similar substrate doping profiles.

### 2.5 **Experimental Results**

The algorithm introduced in Section 2.4 has been applied to a series of

test devices and the extracted  $R_{sd}$  values are shown in Fig. 2.6(a). Similar  $R_{sd}$  values are observed for long channel devices and short channel devices. This result is expected because all devices are located on a single wafer and share the same process conditions. Please note that the drain currents have been normalized to device channel width. Therefore, the unit of  $R_{sd}$  is shown in ohm-µm. As also shown in Fig. 2.6(a), µ<sub>0</sub> increases as  $L_{mask}$  shrinks from 1 µm and reaches a peak at 0.1~0.2µm. Below 0.1µm, µ<sub>0</sub> decreases. This implies the effects of strain engineering in these devices are more pronounced at  $L_{mask}$  values around 0.1~0.2µm. The root cause of the decreasing µ<sub>0</sub> needs more theoretical study.

The gate length dependency of  $\eta_{ana}$  is shown in Fig. 2.6(b). It stays at a constant value for gate length longer than 0.1µm and starts to roll off gradually for shorter gate lengths. As gate length shrinks, substrate doping concentration changes because of overlap of halo ion implantation from the source and drain sides. Consequently, the value of  $\eta_{ana}$  may deviate from that of the long channel devices. In addition,  $\eta_{ana}$  itself is also a function of sub-band occupancy [26]. When gate length shrinks, two-dimensional charge sharing from source and drain junctions leads to a reduction in charge confinement in the channel region [27], [28]. This reduction in confinement reduces the sub-band separation. As a result,  $\eta$  decreases due to higher probability of carriers occupying high level sub-bands [26]. The trend of decreasing  $\eta_{ana}$  with decreasing gate length supports this argument.

In this section, a self-consistent algorithm has been successfully demonstrated for the extraction of  $R_{sd}$  from long channel to sub-100nm devices. The extracted  $R_{sd}$  shows weak dependency on gate length. The

reason for the gate length dependence of each parameter has also been proposed and discussed. This algorithm can be easily implemented with aforementioned analytical equations, and no C-V measurement for short channel devices is required. These features avoid unnecessary error caused by fringing capacitance and therefore result in an accurately extracted R<sub>sd</sub>.

## 2.6 Discussion

### (a) TCAD as Corroborating Evidence

Based on calibrated Tsuprem and Medici [29] (also used in [4] and [5]), the net doping concentration near the gate edge of a typical NMOSFET ( $L_{mask}$ =  $0.1\mu m$ ) used in this work is shown in Fig. 2.7(a). In a state-of-the-art MOSFET, the doping concentration inside the SDE region is higher than 10<sup>20</sup> cm<sup>-3</sup>. It takes only several nanometers to change the doping polarity in the transition region from SDE to channel (lateral transition) and SDE to substrate (vertical transition). Fig. 2.7(b) illustrates the electron concentration on the drain side along the lateral direction A-A' defined in Fig. 2.7(a). Over a wide range of bias conditions, V<sub>gs</sub> shows little effect on modulating the electron concentration inside highly doped SDE region, while the modulation of carrier concentration in the channel region is obvious. In addition, the current flow in SDE is mainly located in a region where the carrier concentration is insensitive to V<sub>bs</sub> as shown in Fig. 2.7(c) which is plotted along vertical direction B-B' defined in Fig. 2.7(a). It is obvious that the applied bias shows little effect on modulating both the carrier concentration and current flow inside the highly doped SDE region. Therefore, the Rsd values extracted under high  $V_{gs}$  and high  $V_{bs}$  bias conditions well represent the  $R_{sd}$  values under

regular operating bias conditions for devices with highly doped and abrupt SDE.

On the other hand, when the carrier concentration is lower than a critical value (4x10<sup>19</sup> cm<sup>-3</sup> for the device used in this work based on TCAD simulation), it is sensitive to V<sub>gs</sub> bias conditions as shown in Fig. 2.7(b). R<sub>sd</sub> should comprise the regions (on both source and drain sides) where electrical conductivity is V<sub>gs</sub>-independent. Therefore, R<sub>sd</sub> can be estimated by subtracting the V<sub>gs</sub>-dependent resistance from total resistance: R<sub>sd</sub> = V<sub>ds</sub>/I<sub>d</sub> –  $\Delta$ V<sub>c</sub>/I<sub>d</sub>, where  $\Delta$ V<sub>c</sub> is the potential-drop (V<sub>c\_drain</sub> - V<sub>c\_source</sub>) between two characteristic points where the carrier concentration meets the critical value at drain side and source side. Based on this method, R<sub>sd</sub> values are calculated under various bias conditions and the results are summarized in the inset of Fig. 2.7(b). The R<sub>sd</sub> values obtained by using this simulation study are reasonably consistent with the extracted R<sub>sd</sub> values shown in Section 2.5.

Since the surface potential is modulated by V<sub>bs</sub>, the centroid of the carrier distribution ( $Z_c$ ) changes accordingly due to the quantum mechanical confinement [30]-[32]. One may challenge the change in  $Z_c$  would impact T<sub>ox\_inv</sub> under different V<sub>bs</sub> and in turn impact the accuracy of extracted R<sub>sd</sub>. In order to clarify this issue, we used TCAD simulation to check the carrier distribution under different V<sub>bs</sub>. Fig. 2.8 illustrates the inversion-layer carrier distribution normal to the channel surface. As V<sub>bs</sub> changes from 0V to -1.5V,  $Z_c$  decreases by ~0.1nm which is equivalent to ~0.03nm change in the T<sub>ox\_inv</sub>. This difference is no more than 1.5% for the aggressively scaled gate dielectric thickness down to 2nm. This effect on the extracted R<sub>sd</sub> is therefore negligible.

#### (b) On the Bulk Charge Linearization Coefficient α

Bulk charge linearization coefficient ( $\alpha$ ) is treated as unity in previous sections. The error caused by this assumption is discussed in this section. By definition,  $\alpha = 1 + 3T_{\text{ox_inv}}/W_D$  [17], where  $W_D$  is the channel depletion width. Based on TCAD simulation,  $W_D$  is about 43nm for a 0.1µm-L<sub>mask</sub> NMOSFET operated in the linear region ( $V_{gs}$ =1.5V~2.5V,  $V_{ds}$ =0.05V and  $V_{bs}$ =0V) as shown in Fig. 2.8(a).  $W_D$  is much thicker as compared to  $T_{\text{ox_inv}}$  which is 2.4nm in this work. As a result, the value of  $\alpha$  is 1.17 under this bias condition. When a negative  $V_{bs}$  is applied, the value of  $\alpha$  further decreases because  $W_D$  further increases. A table of values of  $\alpha$  under different bias conditions is shown in the inset of Fig. 2.9(a). As shown in Fig. 2.9(b), the impact of different values of  $\alpha$ , from 1 to 1.4, on the extracted R<sub>sd</sub> is minor. The assumption of " $\alpha = 1$ " is therefore adequate for the proposed R<sub>sd</sub> extraction method.

## (c) Experimental Verification

In this work, 40nm technology low power devices featuring 17.5Å (EOT) gate oxide and heavily doped source/drain extensions were utilized to verify our R<sub>sd</sub> extraction algorithm. The devices underwent advanced strain engineering including a neutral STI gap-fill process, stress memorization technique (SMT) [2.21] and tensile contact etch stop layer. A millisecond annealing process was also employed to improve device performance.

Experimental demonstration of  $R_{sd}$  extraction with  $L_{mask}$  of 100nm is presented here. In order to obtain constant carrier mobility under different bias conditions, a sufficiently high  $E_{eff}$  (high  $V_{gs}$ ) is necessary to force the carrier mobility to converge toward the universal curve. When  $E_{eff}$  is insufficiently high, the carrier mobility does not converge even under the same  $E_{eff}$ . The extracted  $R_{sd}$ , as displayed in the low  $E_{eff}$  region in Fig. 2.10, shows anomalous values as well as a strong dependency on the  $V_{bs}$  bias. This undesired result is due to the failure of the constant mobility conditions. As we further increase  $E_{eff}$ , the electron mobility begins to converge toward the universal curve. Consequently, the extracted  $R_{sd}$  values approach a constant and no dependency on the  $V_{bs}$  bias can be observed, as shown in the high  $E_{eff}$ region in Fig. 2.10. In this work, the gate current is at least six orders of magnitude lower than the drain current under all bias conditions because the tunneling current is limited by the gate area of a short channel device. Hence, the gate current has a negligible effect on the  $R_{sd}$  extraction.

The proposed method has also been applied to both NMOSFETs and PMOSFETs. The table inserted in Fig. 2.10 lists some of the extracted R<sub>sd</sub> values. Also shown for comparison are those extracted from a considerable number of devices using BSIM simulation [2.33]. A reasonable agreement is achieved between the two methods.

In Fig. 2.11, an obvious degradation in driving capability is observed when external resistors are additionally connected to the device under test.  $R_{sd}$ , including these external resistors, are extracted using the proposed method. A SPICE model is calibrated using the extracted  $R_{sd}$  in the case of " $R_{ext} = 0$ ". The SPICE simulation results match the measurement in this case. The quality of the SPICE model is therefore verified. Without further modifying any SPICE model parameters, the simulated data reasonably match the measurement in both cases of " $2R_{ext} = 102\Omega$ " and " $2R_{ext} = 200\Omega$ ". Obviously,  $R_{sd}$  and  $R_{ext}$  are additive to each other. Hence, any difference in  $R_{sd}$ caused by process change can be extracted by this proposed method. The total  $R_{sd}$  values faithfully reflect the presence of the external resistors as shown in the inserted table of Fig. 2.11. Therefore, this proposed method is well qualified.

## 2.7 Applications

#### (a) NMOSFET Poly-Space-Effect (PSE)

This extraction method was applied to the analysis of  $R_{sd}$  variations arising from poly-space (PS) changes. Fig. 2.12(a) schematically illustrates the device layout showing different PS. It is well known that silicide/silicon interfacial resistance plays a key role in the total  $R_{sd}$  values [2.34]. As PS increases, the silicided area enlarges and hence a lower  $R_{sd}$  is expected. An apparent reduction in the NMOSFET  $R_{sd}$  is observed by increasing PS from 0.14µm to 0.32µm. No obvious reduction is observed by further increasing PS to 0.68µm and beyond as shown in Fig. 2.12(b). We believe that the silicide/silicon interfacial resistance is no longer the bottleneck of current flow as PS >=0.32µm. Therefore, enlarging PS doesn't further decrease  $R_{sd}$  as PS >=0.32µm. The I<sub>ON-IOFF</sub> performance is well correlated with the  $R_{sd}$  change as shown in Fig. 2.12(c).

#### (b) **PMOSFET** R<sub>sd</sub> Degradation due to Silicide PAI

A pre-amorphization-implantation (PAI) is frequently utilized to improve silicide formation in terms of silicide thickness uniformity and silicide/silicon interface roughness. A brief process flow is shown in Fig. 2.13(a). Without deliberately manipulating the crystal defects introduced by PAI, R<sub>sd</sub> degrades seriously as shown in Fig. 2.13(b). This results in a severe I<sub>ON</sub>-I<sub>OFF</sub> degradation as shown in Fig. 2.13(c). The degraded I<sub>ON</sub>-I<sub>OFF</sub> can be recovered by using a thermal annealing process. A clear correlation between I<sub>ON</sub>-I<sub>OFF</sub> performance and R<sub>sd</sub> is verified using this R<sub>sd</sub> extraction method.

## 2.8 Conclusion

 $R_{sd}$  extraction is realized by using a self-consistent algorithm combining the constant mobility criterion and an updated analytic calculation of the effective surface electrical field. By matching the shape of universal mobility curves of short channel and long channel devices using an iterative procedure, reasonable  $R_{sd}$  values have been obtained for a wide range of gate lengths without requiring information about  $L_{eff}$ ,  $C_{ox}$  and  $W_{eff}$ . Even in the presence of process variation-induced uncertainty, the proposed method has proved promising for short channel devices with heavily doped SDE.





Fig. 2.1 Schematic illustration of the equivalent circuit of the device used in  $R_{sd}$  extraction.



Fig. 2.2 Measured inversion carrier mobility ( $\mu$ ) vs. effective surface electric field (E<sub>eff</sub>) under different V<sub>bs</sub> bias conditions of a long channel NMOSFET. The inversion carrier mobility converges to the same trend when E<sub>eff</sub> is sufficiently high. The curve of "best-fitting" is obtained with  $\mu_0 = 720 \text{ cm}^2/\text{V-s}$ , E<sub>0</sub> = 0.82 MV/cm and v =1.63 for the long channel device used in this work.



Fig. 2.3 Comparison between the effective surface electric field obtained from analytical equation ( $E_{eff\_ana}$ ) and split C-V measurement ( $E_{eff\_C-V}$ ).  $\eta_{ana}=1/1.7$  provides the best fitting result.



- Fig. 2.4(a) An illustration showing that fitting parameter  $\mu_0$  dominates the magnitude of  $\mu_{universal}$  vs.  $E_{eff}$  behavior.
- Fig. 2.4(b) An illustration showing that fitting parameter  $\eta_{ana}$  dominates the slope of µana vs.  $E_{eff}$  behavior.



- Fig. 2.5(a) A self-consistent method of  $R_{sd}$  extraction using both  $\mu_0$  and  $\eta_{ana}$ as fitting parameters in order to minimize the difference between  $\mu_{universal}$  and  $\mu_{ana}$ .
- Fig. 2.5(b) Summation of  $(\mu_{ana} \mu_{universal})^2$  over a wide range of  $E_{eff}$  in the vicinity of  $V_{gs}$  where  $R_{sd}$  is extracted. NMOSFET with 0.5µm  $L_{mask}$  is used as an example.  $\eta_{ana}=1/1.7$  provides the lowest error.



- Fig. 2.6(a)  $R_{sd}$  and  $\mu_0$  extracted using the method proposed in this work. Similar  $R_{sd}$  values are extracted over a wide range of  $L_{mask}$ .  $\mu_0$  increases from  $L_{mask}$ =1 $\mu$ m down to  $L_{mask}$ ~0.1 $\mu$ m and then decreases toward short channel regime.
- Fig. 2.6(b) Extracted  $\eta_{ana}$ -L<sub>mask</sub> behavior.  $\eta_{ana}$  keeps at a constant level for long channel devices and then decreases for L<sub>mask</sub> shorter than 0.1 $\mu$ m.



(a)

Fig. 2.7(a) TSUPREM-4 simulated 2-dimensional doping concentration in the vicinity of gate edge of the NMOSFET used in this work.



- Fig. 2.7(b) Carrier concentration on the drain side along the horizontal direction (A-A') as shown in Fig. 2.7(a) under various  $V_{gs}$  conditions.  $V_{gs}$  shows little effect on modulating the carrier concentration inside source/drain extension regions. The inset table provides an example of TCAD-simulated  $R_{sd}$  values based on the potential drop between two characteristic points on the drain and the source side of a 0.1µm  $L_{mask}$  MOSFET. The  $R_{sd}$  values are reasonably consistent with the extracted ones shown in Section V.
- Fig. 2.7(c) Carrier concentration along the vertical direction (B-B') as shown in Fig. 2.7(a) under various V<sub>bs</sub> conditions. The current flow in source/drain extension is mainly located in a region where the carrier concentration is insensitive to V<sub>bs</sub>

(b)

(c)



Fig. 2.8 Inversion-layer electron density distribution f, calculated using 2-D numerical simulators TSUPREM4 and MEDICI, normal to the channel surface under various  $V_{bs}$  conditions. The inserted figure illustrates the centroid of the carrier distribution ( $Z_c$ ). When  $V_{bs}$  changes from 0V to -1.5V,  $Z_c$  decreases by only ~0.1nm which is equivalent to ~0.03nm decrease in  $T_{ox_inv}$ . This change should have a negligible effect on  $R_{sd}$  extraction proposed in this work.



- Fig. 2.9(a) A schematic plot of depletion width under gate area of a 0.1 $\mu$ m L<sub>mask</sub> NMOSFET. A table of values of bulk charge linearization coefficient " $\alpha$ " under various bias conditions is shown in the inset. The values of " $\alpha$ " are typically lower than 1.2.
- Fig. 2.9(b) The extracted  $R_{sd}$  shows negligible sensitivity on the bulk charge linearization coefficient. Therefore, the assumption of " $\alpha$ =1" is adequate in this extraction procedure.



Fig. 2.10 Extracted  $R_{sd}$  as a function of  $E_{eff}$ . Erroneous  $R_{sd}$  values appear in the low  $E_{eff}$  region because the  $E_{eff}$  is insufficiently high and the "constant mobility" criterion is not satisfied.  $R_{sd}$  approaches a constant and exhibits no dependency on  $V_{bs}$  in the sufficiently high  $E_{eff}$  region. The inset shows the  $R_{sd}$  values extracted from the proposed method in this work and the method in [2.33]. A good agreement is achieved.



Fig. 2.11 Measured and simulated  $I_d$ - $V_{gs}$  characteristics of a typical NMOSFET with  $W_{mask}$  / $L_{gate}$  = 1µm/0.1µm under  $V_{ds}$ =0.05V. External resistors,  $R_{ext}$ , are connected to the device as shown in the inserted plot. The extracted  $R_{sd}$  values, listed in the inserted table, faithfully reflect the presence or absence of the  $R_{ext}$ 



- Fig. 2.12(a) A schematic illustration of device layouts with different poly-spacing (PS).
- Fig. 2.12(b)  $R_{sd}$  vs. poly-spacing. An obvious reduction in  $R_{sd}$  is observed by increasing the poly-spacing from 0.14µm to 0.32µm. No obvious reduction is obtained by further increasing PS to 0.68µm and beyond.
- Fig. 2.12(c) NMOSFET I<sub>on</sub>-I<sub>off</sub> performance exhibits a clear dependency on R<sub>sd</sub> as shown in Fig. 2.12(b). An obvious improvement is observed by increasing the poly-spacing from 0.14µm to 0.32µm. Little difference is obtained by further increasing PS to 0.68µm and beyond. The stress effect of contact etch-stop-layer (CESL) is ruled out because an unstrained CESL is used in this comparison.



- Fig. 2.13(a) A schematic process flow of silicide formation with optional PAI and anneal processes.
- Fig. 2.13(b) A cumulative probability plot of PMOSFET R<sub>sd</sub> under different PAI and post anneal conditions for silicide formation. R<sub>sd</sub> extracted by our method shows good sensitivity to the process conditions.
- Fig. 2.13(c) PMOSFET I<sub>on</sub>-I<sub>off</sub> performance shows a good correlation with the extracted R<sub>sd</sub> in this work. Larger R<sub>sd</sub> values result in degraded I<sub>on</sub>-I<sub>off</sub> performance. Higher R<sub>sd</sub> variations correspond to increased I<sub>on</sub>-I<sub>off</sub> spreading.

# Chapter 3

# Gate Strain and EOT Engineering: A Millisecond-Anneal-Assisted Selective Fully Silicided (FUSI) Gate Process

## 3.1 Preface

For the advanced technology, poly-depletion-effect becomes unacceptable because it significantly decreases the gate inversion capacitance and in turn degrades MOSFET electrostatic characteristics and driving force. With the aim of eliminating poly-depletion-effect, FUSI gates have been intensively evaluated as an alternative to the deposited metal gates as a result of their excellent process compatibility with the VLSI poly-silicon gate processes. In the previous works of FUSI gates [3.1-3.10], poly-silicon gates and source/drain (S/D) regions required independent silicidation processes for the purpose of forming FUSI exclusively in the gate region without forming too thick silicide layers in the S/D regions. In addition, extra CMP and lithography mask layers were typically required for FUSI gate formation. This consequently led to a greater process complexity.

Unlike the conventional FUSI gate processes which usually needed additional long time thermal annealing steps, we introduced, for the first time, a novel process featuring milli-second-annealing-assisted (MSA-assisted) nickel silicide phase transformation. We attempted to use this MSA to form FUSI gates and thin silicided S/D regions simultaneously. By incorporating nitrogen dopant in the N<sup>+</sup> poly-silicon gates during the front-end fabrication processes, the silicidation rate was retarded in the N<sup>+</sup> poly-silicon gates. Therefore, the following MSA-assisted silicidation process exhibited an excellent selectivity between N<sup>+</sup> and P<sup>+</sup> poly-silicon gates. In addition to eliminating the poly-depletion-effect, this P<sup>+</sup> FUSI gate may potentially introduce mechanical strain upon silicide phase transformation and imposes stress in PMOSFET channel region. Its effect on modulating the hole carrier mobility in PMOSFETs will be carefully addressed in this work and corroborated by TCAD simulation. The proposed method is proven fully compatible with the existing strain engineering techniques including e-SiGe S/D and strained contact-etch-stop layers.

## 3.2 Device Fabrication and Experiments

The devices shown in this work were fabricated with an 1.2 nm equivalent-oxide-thickness (EOT) nitrided gate oxide on the 40nm technology ground rules [3.11]. Various strained silicon technology was used, including neutral shallow-trench-isolation (STI) gap-fill material, stress memorization technique (SMT) [3.12], embedded SiGe (e-SiGe) and dual contact-etch-stop-layer (d-CESL). An MSA was used for ultra shallow junction (USJ) formation and dopant activation before silicidation. Other device and process features were described in [3.11].

Fig. 3.1 describes the process steps in the vicinity of silicidation process. A two-step silicidation was used for both the regular and FUSI gate processes. After first silicidation using soak-annealing RTA1 and non-reacted nickel removal, the traditional silicide phase transformation soak-annealing RTA2 is replaced with an MSA. The MSA conditions were intensively investigated in this work in order to obtain an optimum process window. Without implementing any additional process steps, the selective P<sup>+</sup> FUSI gate can be realized by mainly optimizing the MSA conditions as will be discussed in the follow section.

It is reasonable that the effective temperature in the poly-silicon gate is higher than that in the active area during the MSA process because the poly-silicon gate is surrounded by spacer liner oxide and gate oxide, which efficiently retards the heat dissipation during the silicidation thermal cycles. The silicon substrate serves as a heat sink for the active area and leads to a relatively lower temperature during the MSA process. As a result, there should be a process window for the MSA conditions that allows for both FUSI gate formation and normal silicidation in the active areas. In order to keep the efficacy of SMT-induced poly gate strain, the prevention of FUSI formation on N<sup>+</sup> poly-silicon gate was ensured by incorporating nitrogen into the N<sup>+</sup> poly-silicon. The main purpose of this work was to verify the existence of the process window of forming FUSI on P<sup>+</sup> Poly-silicon gate exclusively.

## 3.3 **Results and Discussion**

Fig. 3.2 shows the TEM cross-section of both the NMOSFET and PMOSFET under a series of silicide phase transformation conditions (silicidation-RTA2 using MSA). It is evident that a process window of MSA conditions exists in terms of forming FUSI gate on the P<sup>+</sup> poly-silicon gate while the N<sup>+</sup> poly-silicon gate keeps non-FUSI. Because of the heavy incorporation of nitrogen impurity of more than 10<sup>15</sup> cm<sup>-2</sup> ion implantation

dose in the N<sup>+</sup> poly-silicon gate, silicidation rate is significantly retarded. The retardation of silicidation rate caused by nitrogen was also observed in [3.4]. Consequently, selective P<sup>+</sup> FUSI gate can be formed by modulating the MSA thermal budget and the nitrogen concentration in the N<sup>+</sup> poly-silicon gate. The silicide phase of the P<sup>+</sup> FUSI gate, confirmed by analyzing the electron diffraction pattern, is NiSi<sub>2</sub> as also depicted in Fig. 3.2.

#### (a) On the Device Performance

As shown in Fig. 3.3 and Fig. 3.4, both the threshold voltage ( $V_{th}$ ) shift of long channel PMOSFET and flat band voltage (V<sub>FB</sub>) shift of the PMOSFET CV curve clearly demonstrate a workfunction (WF) shift of ~150mV. Therefore, this P<sup>+</sup> FUSI gate has a WF about 150mV above the valence band edge and it still behaves likes a p-metal. The original P<sup>+</sup> poly silicon gate was heavily doped with boron dopant during the  $P^+S/D$  ion implantation with a dose > 3x10<sup>15</sup> cm<sup>-2</sup>. It is confirmed that the heavily boron-doped FUSI can be used as a p-metal [3.5-3.10]. Because of a limited WF shift, the adjustment of doping profile toward a reasonable Vth level is not difficult. In order to provide a similar V<sub>th</sub> level for short channel devices, a lower halo ion implantation dose was utilized to compensate for the 150mV WF-shift. As a result, similar PMOSFET V<sub>th</sub> level was achieved in the short channel MOSFETs. Smooth PMOSFET V<sub>th</sub> roll-off behavior also indicates a single-phase P<sup>+</sup> FUSI gates for gate length ranging from 10µm to 30nm. As shown in Fig. 3.5, a tight PMOSFET Vth distribution guarantees a single-phase and uniform P+ FUSI gate formation.

As to the NMOSFET, using a moderate MSA condition provides little V<sub>th</sub> difference compared to the conventional soak-annealing for all gate lengths as exhibited in the upper part of Fig. 3.3. As shown in Fig. 3.5, a tight NMOSFET V<sub>th</sub> distribution indicates that all of the N<sup>+</sup> poly-silicon gates remained non-FUSI. It is evident that this MSA-assisted FUSI gate formation process shows no dependency on gate length for both NMOSFETs and PMOSFETs. This is a noticeable advantage on the process simplicity over the conventional methods which may need extra mask layers, partial poly gate recess processes, and separate nickel supply for long channel and short channel devices.

NMOSFET showed an unchanged relation of the inversion state gate oxide thickness and the inversion state gate current ( $T_{ox_inv}$  vs.  $J_g$ ) while PMOSFET clearly demonstrated a 0.3nm thinner  $T_{ox_inv}$  as indicated in Fig. 3.6. This is the evidence of the elimination in PMOSFET poly-depletion-effect with P<sup>+</sup> FUSI gate formation.

Fig. 3.7 shows the difference in device I<sub>on</sub>-I<sub>off</sub> performance between non-FUSI and FUSI gates. NMOSFET shows an obvious degradation when N<sup>+</sup> FUSI gates are formed under a non-optimal MSA condition. This implies that the "memorized" strain resulting from SMT may be relaxed because of the consumption of strained N<sup>+</sup> poly-silicon gate. This result is consistent with what has been proposed in [3.4] showing poor compatibility between N<sup>+</sup> FUSI gate and the performance enhancement resulting from SMT for NMOSFETs. In order to prevent this NMOSFET I<sub>on</sub>-I<sub>off</sub> degradation, we optimized the MSA-assisted silicidation process for FUSI gate formation exclusively on P<sup>+</sup> poly-silicon gate while preventing FUSI gate formation on N<sup>+</sup> poly-silicon

gate. The NMOSFET Ion-Ioff degradation was thereby prevented, while the FUSI-gated PMOSFET devices showed an enhancement in Ion-Ioff performance of more than 20%. It is believed that this PMOSFET enhancement can be attributed to at least three factors. 1st: the reduced halo ion implantation dose which reduced impurity scattering. 2<sup>nd</sup>: the thinner T<sub>ox\_inv</sub> resulting from elimination of poly-gate-depletion. 3rd: the change in mechanical stress induced by the FUSI gate. Based on the measurement data shown in Fig. 3.8, the stress level of MSA-assisted FUSI gate is ~500MPa more tensile than the stress level of the poly-silicon gate after silicidation. Hence, a FUSI gate may impose a stronger compressive stress on the underlying PMOSFET channel region. This fact was verified by using TCAD simulation as shown in Fig. 3.9 by implementing the measured stress level in the gate region into a well calibrated device simulator [3.13]. It is clear that FUSI-gated device shows a ~460MPa higher compressive strain in the middle of channel region as compared to the poly-silicon gated device. The hole carrier mobility is thereby enhanced.

### (b) On the Silicide Morphology and Junction Leakage Performance

In this work, the MSA-assisted silicidation process also improved the nickel silicide formation quality. Compared to the conventional RTA2 process using soak-annealing, a smoother silicide/silicon interface was obtained by replacing soak-annealing with MSA as shown in Fig. 3.10. Consequently, MSA-assisted silicidation process can potentially improve the junction leakage resulting from random silicide spiking. Fig. 3.11 compares the SRAM junction leakage behavior between soak-annealing and MSA-assisted

silicidation. Compared to the soak-annealing process, a tighter junction leakage distribution was observed in the N<sup>+</sup> diffusion/P\_Well junction structure by using MSA-assisted silicidation while an unchanged P<sup>+</sup> diffusion/N\_Well leakage behavior was obtained. In terms of junction leakage control, MSA-assisted silicidation outperforms the conventional soak-annealing process.

Fig. 3.12(a) compares the sheet resistance distributions for narrow silicided N<sup>+</sup> and P<sup>+</sup> diffusion regions between two poly-silicon lines. This is often the most sensitive test-pattern than tells the quality of silicide formation. Equally tight distributions were achieved between RTA2 using soak-anneal and RTA2 using MSA. The values of the sheet resistance are the same in these two processes, indicating the same silicide phase in the diffusion regions. The sheet resistance distributions for 30nm-wide silicided poly-silicon lines are shown in Fig. 3.12(b). RTA2 using MSA led to a remarkably higher sheet resistance of the silicided P<sup>+</sup> poly-silicon lines due to the FUSI gate formation in a different phase of nickel silicide (NiSi<sub>2</sub>) while the sheet resistances of the silicided N<sup>+</sup> poly-silicon lines were not significantly changed. No matter for N<sup>+</sup> or P<sup>+</sup> poly-silicon lines, MSA-assisted silicidation provides tight distributions for the narrow silicided poly-silicon lines.

## 3.4 Conclusion

An MSA-assisted silicidation process is proposed in this work. By using optimum MSA conditions for the silicide phase transformation, single-phase (NiSi<sub>2</sub>) FUSI gates can be uniformly and exclusively formed for PMOSFETs in various device dimensions while preserving a FUSI-free N<sup>+</sup> Poly-silicon gate with feature size down to 30nm. There is definitely a process window for the MSA-assisted silicidation process to simultaneously form FUSI gates and thin silicided diffusion regions without using additional CMP, lithography layers and poly-silicon etch-back processes.

An enhancement in PMOSFET I<sub>on</sub>-I<sub>off</sub> performance of more than 20% is experimentally realized because of the elimination of poly-depletion-effect and the FUSI-gate-induced compressive channel strain. Considering the significant improvement in device performance and the unique integration-friendly features, this MSA-assisted FUSI gate formation is very promising for the current and coming VLSI generations.





Fig. 3.1 Process steps in the vicinity of silicidation process. Either a soak-annealing or an MSA is utilized for RTA2 for silicide phase transformation.

| MSA Condition<br>Anneal time ~1ms  | Active<br>region<br>btw gates  | Silicide on gate |               |                                                     |
|------------------------------------|--------------------------------|------------------|---------------|-----------------------------------------------------|
|                                    |                                | NMOSFET          | PMOSFET       |                                                     |
|                                    | Rs ≈ 13(Ω/D)                   | Rs≈11(Ω/□)       | Rs≈12(Ω/□)    |                                                     |
| Effective<br>Temperature<br><900C  | <b>N⁺ active</b><br>Rs≈22(Ω/D) | B                | A             | NiSi <sub>2</sub> (002)                             |
|                                    | P_SiGe                         | Poly-Si gate     | Poly-Si gate  | NiSi <sub>2</sub> (-11-1)                           |
| Effective                          | Rs≈13(Ω/0)                     | Rs≈11(Ω/□)       | Rs ≈ 94 (Ω/D) | INISI <sub>2</sub> (-111)                           |
|                                    | N⁺ active                      |                  |               |                                                     |
| ~ 950C ~ 1050C                     | K3 ≈ 10 (S2/D)                 |                  |               | ●↓                                                  |
|                                    | P_SiGe                         | Poly-Si gate     | FUSI gate     | [1-10] NiSi                                         |
|                                    | Rs≈14 (Ω/Ū)                    | Rs≈17(Ω/□)       | Rs≈94 (Ω/□)   | Dinginal Name 7564 804<br>Conversion Length ObliCom |
| Effective<br>Temperature<br>>1100C | N⁺ active<br>Rs≈16(Ω/D)        | 1                |               |                                                     |
|                                    | P_SiGe                         | FUSI gate        | FUSI gate     |                                                     |



Fig. 3.2 TEM cross-sectional pictures of NMOSFET and PMOSFET under three MSA conditions. FUSI gate forms exclusively on PMOSFET while N<sup>+</sup> poly-silicon gate remains non-FUSI under a moderate MSA condition. The silicide phase of the P<sup>+</sup> FUSI gate is NiSi<sub>2</sub>.



Fig. 3.3 V<sub>th\_sat</sub> vs. L<sub>mask</sub> behavior. Only PMOSFETs exhibit V<sub>th</sub> shift. This indicates a selective FUSI gate formation exclusively on PMOSFETs. A lower halo ion-implantation dose was used for PMOSFET to compensate for the WF-shift. Smooth V<sub>th</sub> roll-off curve indicates a single-phase P<sup>+</sup> FUSI gate.


Fig. 3.4 C-V curves of NMOS and PMOS using a moderate MSA condition for silicidation. PMOS shows a clear VFB shift that indicates WF-shift for only PMOSFET.



Fig. 3.5 Tight V<sub>th</sub> distributions are observed under a moderate MSA condition. V<sub>th</sub> is unchanged for NMOSFET while an obvious PMOSFET V<sub>th</sub> shift with a tight distribution indicates a uniform and single-phase P<sup>+</sup> FUSI gate formation.



Fig. 3.6PMOSFET with FUSI gate shows a 0.3nm thinner Tox\_inv because<br/>of the elimination of poly-depletion-effect. NMOSFET shows no<br/>noticeable change under a moderate MSA condition.



Fig. 3.7 P<sup>+</sup> FUSI gate improves PMOSFET I<sub>on</sub>-I<sub>off</sub> by more than 20% while NMOSFET keeps similar I<sub>on</sub>-I<sub>off</sub> performance when a moderate MSA condition is utilized for FUSI gate formation exclusively on P<sup>+</sup> poly-silicon gates while preventing FUSI gate formation on N<sup>+</sup> poly-silicon gates.



Fig. 3.8 Nickel silicon strain measurement (difference between beforeand after- silicidation-RTA2 process) using wafer-bowing indicates that highly tensile NiSi<sub>2</sub> silicide was formed by using MSA-assisted silicidation.



Fig. 3.9 By implementing the change in the stress level measured in Fig.3.8 into a TCAD simulator (T-suprem4), the simulation result verifies that a highly tensile FUSI gate imposes a stronger compressive stress in the PMOSFET channel region compared to the poly-silicon gate.



Fig. 3.10 MSA-assisted silicidation improves the interface quality between silicide and silicon. As compared to the conventional silicidation-RTA2 using soak-annealing, MSA-assisted silicidation provides a smoother interface without silicide spiking.



Fig. 3.11 Junction leakage behavior is compared between silicidation-RTA2 using soak-annealing and MSA. An obviously tighter N<sup>+</sup>diffusion/P\_well junction leakage distribution is observed by using MSA.



- Fig. 3.12(a) Sheet resistance of N<sup>+</sup> and P<sup>+</sup> diffusion regions between poly-silicon lines with pitch = 0.108µm. Tight distributions guarantee uniform silicide thickness and continuity.
- Fig. 3.12(b) Sheet resistance of poly-silicon lines with line\_width = 30nm. P<sup>+</sup> FUSI shows a significantly higher sheet resistance because the MSA-assisted silicidation process transforms whole P<sup>+</sup> poly-silicon into NiSi<sub>2</sub> phase. The distributions of the sheet resistance are equally tight between silicidation-RTA2 using soak-annealing and MSA.

## **Chapter 4**

# Channel Strain and R<sub>sd</sub> Engineering: An Extreme Surface Proximity for Embedded-SiGe in pMOSFETs Featuring Self-Aligned Silicon-Reflow (SASR)

#### 4.1 Preface

During the past decade, e-SiGe has been widely utilized in modern CMOS technology with aim to enhance pMOSFET performance [6.1]-[6.13]. Not only can hole mobility benefit from lattice-mismatch-induced mechanical strain, but also source/drain series resistance ( $R_{sd}$ ) can be reduced with the optimization of in-situ boron doping techniques. The continuous endeavors of e-SiGe strain and  $R_{sd}$  engineering lead to astonishing improvement in PMOFET performance. The drive current ratio of PMOSFET over NMOSFET increased constantly from 90nm to 32nm technology [6.13] as shown in Fig. 4.1. Until recently, PMOFET linear drive current ( $I_{dlin}$ , the drain current measured at  $V_d = 0.05V$ , and  $V_g = V_{dd}$ ) outperformed NMOFET at the first time [6.13].

The surface proximity-push remains one of the most essential factors concerning the efficacy of e-SiGe strain and  $R_{sd}$  engineering. To address this issue, sophisticated etching treatments were adopted in the previous work [6.6], [6.9]. Nevertheless, as the tip of e-SiGe gets closer to the gate edge, the variation in proximity-push resulting from the etching process is more pronounced and in turn the variation in mechanical strain and  $R_{sd}$  inevitably becomes more significant.

The purpose of this study was to provide a self-aligned process of e-SiGe surface proximity-push without using sophisticated etching process. In this study, a novel technique featuring silicon reflow was instead adopted to produce an enhanced e-SiGe proximity-push at the channel surface. Following a conventional isotropic silicon recess-etch which created a large curvature under a spacer structure, the silicon wafer was then annealed in the hydrogen ambient at a moderate temperature. This annealing process leads to silicon volume transfer, or reflow, [6.14]-[6.16] which can enlarge the top opening of the recessed profile while reducing the opening in the bottom region. Consequently, an undercut is formed beneath the spacer with an alignment to the gate edge. This leads to an extreme surface proximity-push suitable for the subsequent e-SiGe epitaxy process. The results of this study may provide a solution to the long-lasting problem of process instability caused by complicated e-SiGe recess-etch process.

## 4.2 Silicon Reflow Experiment in Hydrogen Ambient: Process Window and Results

The undertaken process flow is briefly described in Fig. 4.2. Following the gate patterning process, a spacer of ~15nm wide consisting of chemical-vapor-deposition (CVD) oxide and nitride was formed. Silicon was then etched to form an isotropic recess. An optional hydrogen annealing step was performed before e-SiGe epitaxy process. During the hydrogen annealing process, the reflow of silicon may occur, especially in the region where a large

curvature existed. The silicon tended to reduce surface energy through a reduction in the curvature. It is believed that the CVD liner oxide and silicon substrate were weakly bonded and can be separated during the hydrogen annealing process. In contrast, the gate oxide (thermally grown silicon oxide) and silicon substrate was strongly bonded. Silicon can therefore reflow with the aid of the hydrogen annealing process beneath the spacer, and this reaction will cease at the interface between silicon and the gate oxide at an appropriate hydrogen annealing temperature. Fig. 4.3(a) shows the TEM results of silicon-reflow under different annealing temperatures in the hydrogen ambient for 1 minute. At a low annealing temperature (750°C in this study), insufficient and asymmetric silicon-reflow under spacer was observed. An undercut was formed at one side between the gate edge and the spacer edge while no silicon-reflow occurred at the other side. This situation is definitely unacceptable because the device performance would vary seriously due to the unstable e-SiGe shapes. Under a moderate temperature (800°C), the silicon reflowed while stopping at the gate edges in a self-aligned manner. With a 50°C higher process temperature (850°C), the interface between gate oxide and silicon substrate did not split and no further silicon-reflow can take place. A self-aligned extreme e-SiGe surface proximity-push with a large margin of process temperature was therefore achieved by exploiting this self-aligned silicon-reflow (SASR) technique. Fig. 4.3(b) schematically compares the contours of e-SiGe between samples with and without SASR. Thanks to SASR, the e-SiGe contour in the middle and bottom regions was pushed away from the gate edge due to the redistribution of silicon. Hence, the sub-surface punch-through current can be suppressed as will be discussed in the next section. SASR is, so far, the only published method that pushes e-SiGe surface proximity forwards gate edge and push e-SiGe bottom region away from channel region, simultaneously.

## 4.3 Device Analysis

In order to quantify the benefit in strain engineering by using SASR, we implemented the e-SiGe profiles of the control and SASR samples into a well calibrated TCAD simulator. The simulation results of mechanical strain are displayed in Fig. 4.4 which reveals the key advantage of SASR in strain engineering. The tip of the e-SiGe was modulated from sub-surface to the silicon surface. This led to a much closer e-SiGe surface proximity as compared to the control sample. According to the simulation results, the SASR sample exhibits a highly localized strain inside the channel region around the gate edge which is most efficient to enhance the carrier mobility. On the contrary, the control sample shows a highest strain outside the channel region and therefore a lower strain efficiency is evident as compared to the SASR sample. Without modifying the following e-SiGe epitaxy composition, the longitudinal compressive strain in the channel region of the SASR sample is increased by a factor of more than 15% and thereby a higher hole carrier mobility is expected as compared to the control sample.

In addition to the benefit resulting from higher strain efficiency, the hole carrier mobility and boron doping activation level are higher in SiGe as compared to those in silicon. Therefore, SASR can lower the  $R_{sd}$  as long as the e-SiGe stays at the gate edge. Here, a 14% difference in  $R_{sd}$  is obtained (as shown in Fig. 4.5) in terms of the statistical distributions in samples with and

without SASR. It is noted that the  $R_{sd}$  values are measured using the extraction method described in the previous work [6.17], [6.18]. The figure also clearly points out the fact that a tighter distribution of  $R_{sd}$  is associated with SASR. This implies that SASR can mitigate the process variation caused by the silicon-recess etching process.

Unlike the conventional proximity-push by using merely etching process which may potentially lead to undesirable short-channel-effect (SCE), SASR can actually alleviate the undesirable SCE because of a less encroachment of e-SiGe in the sub-surface region as depicted in Fig. 4.3(b). This was experimentally confirmed by the measured threshold voltage versus gate length (V<sub>th</sub> vs. L<sub>gate</sub>) characteristics as given in Fig. 4.6. The figure indicates that a higher degree of SCE suppression is achieved with the implementation of SASR. One should note that there is no other process difference between these two samples. The improvement in the SCE characteristics should purely result from SASR-induced e-SiGe profile change. Because of a higher V<sub>th</sub> level in the short channel region by using SASR, we should have room to reduce the halo ion-implantation dose in order to further boost the device performance.

Fig. 4.7 compares and shows the measured  $I_{on}$ - $I_{off}$  performance between the samples with and without using SASR. Evidently, a more than 10% improvement is obtained with SASR, which certainly can be attributed to the combinational effects of the higher hole carrier mobility and lower  $R_{sd}$  as mentioned above. The variation in the  $I_{on}$ - $I_{off}$  performance is also significantly reduced in the presence of SASR. Both the tightened distributions of  $R_{sd}$  and  $I_{on}$ - $I_{off}$  performance reflect the advantage of this self-aligned process (SASR) over the conventional approaches.

### 4.4 Conclusion

An integration-friendly and cost-effective process used for strain engineering, SASR, is at the first time highlighted in this chapter. Owing to the nature of self-aligned silicon-reflow in the hydrogen ambient, extreme surface proximity-push is achieved without using sophisticated etching process. SASR is proven stable in a wide range of process temperature, which is highly desired in the advanced CMOS manufacturing.

Significantly improved I<sub>on</sub>-I<sub>off</sub> performance is experimentally demonstrated by implementing SASR on a 40nm technology pMOSFET, resulting from the combinational effects of the higher hole carrier mobility and lower R<sub>sd</sub>. The statistical distributions of R<sub>sd</sub> and I<sub>on</sub>-I<sub>off</sub> performance are tightened up for the reason that the e-SiGe proximity-push is realized in a self-aligned manner. Improved drain-induced-barrier-lowering (DIBL) is also obtained because of a less e-SiGe encroachment in the bottom region. These analyses are supported by TEM photos and corroborated by TCAD simulation. Our study may provide an alternative approach to the extreme e-SiGe surface proximity for the current and coming VLSI generations.



Fig. 4.1 Cross-generation drive current (drain current measured at  $V_g=V_d=1V$ ) comparison [4.13]. The gap between NMOS and PMOS decreased constantly from 90nm to 32nm technology. The strain and  $R_{sd}$  engineering of e-SiGe played an important role in the PMOSFET performance enhancement.



Fig. 4.2 A brief process flow in the e-SiGe formation loop. An optional hydrogen annealing step is inserted before e-SiGe selective epitaxy process.



- Fig. 4.3(a) Cross-sectional TEM analyses of e-SiGe profile under different hydrogen annealing temperatures. Complete and self-aligned silicon-reflow occurs above a moderate temperature which is 800°C in this work. Wide process window of annealing temperature is demonstrated. The hydrogen annealing time is 1minute for each process.
- Fig. 4.3(b) A comparison of e-SiGe contour between the control sample and SASR. SASR provides a closer proximity at the top and less e-SiGe encroachment at the middle and bottom regions.



Fig. 4.4 A two-dimensional TCAD simulation of stress distribution along the channel direction. SASR provides higher compressive stress which improves hole carrier mobility.



Fig. 4.5 SASR leads to lower source/drain series resistance. The tighter distribution implies that SASR mitigates the device variation resulting from the silicon-recess process.



Fig. 4.6 SASR leads to a better immunity against undesired SCE degradation because of a less e-SiGe encroachment at the middle and bottom region.



Fig. 4.7 SASR improves I<sub>on</sub>-I<sub>off</sub> performance by more than 10% as compared to the control-sample. It also tightens the I<sub>on</sub>-I<sub>off</sub> distribution because the surface proximity is created in a self-aligned manner.

## Chapter 5

## **USJ Engineering:**

# A Novel Ultra-Shallow-Junction (USJ) Technique for MOSFET under Low-V<sub>dd</sub> Operation

## 5.1 Preface

The issues of integrated-circuit power consumption and heat dissipation are increasingly difficult to handle because of the increasing leakage current, switching-speed and MOSFET density. Reducing applied-bias (V<sub>dd</sub>) is therefore inevitable in order to keep reasonable power consumption for the modern VLSI MOSFETs. However, the MOSFET threshold voltage (V<sub>th</sub>) is not scaled down at the same ratio as V<sub>dd</sub> for the purpose of suppressing sub-threshold leakage current. As a result, the gate voltage (V<sub>g</sub>) overdrive headroom (V<sub>g</sub>-V<sub>th</sub>) decreases and device/circuit performance becomes susceptible to both V<sub>dd</sub> and V<sub>th</sub> variations. In order to achieve low V<sub>th</sub> and low off-stage leakage (I<sub>off</sub>), abrupt MOSFET on-off transition is highly demanded.

We defined an index to evaluate the abruptness of on-off transition in this work. The abruptness of on-off transition between sub-threshold region and strong turn-on was quantified by the difference between  $V_{th_lin}$  (extracted using constant-current method in the sub-threshold region where  $log(I_d)-V_g$ keeps a simple slope, or deep sub-threshold region) and  $V_{th_gm}$  (extracted using maximum transconductance method in the on-state). As  $V_{th}$  keeps reducing for low  $V_{dd}$  operation, gate voltage consumed in the deep sub-threshold region decreases consequently. In addition to the deep sub-threshold region, one should also pay attention to the voltage drop consumed by the on-off transition region, namely the difference between  $V_{th_{gm}}$  and  $V_{th_{lin}}$ .

In order to constantly reduce MOSFET feature size, the channel doping profile engineering with heavy ion-implantation (I/I) dose and localized halo I/I in the vicinity of gate edge have been widely used to maintain a reasonable sub-threshold swing for the short channel devices [5.1-5.7]. With a heavy and localized doping profile in the channel region, the short channel effect can be successfully suppressed. However, this approach degrades carrier mobility because of the increased impurity scattering rate. In addition, junction capacitance (C<sub>ib</sub>) and junction leakage current increase evidently as a result of the strongly coupled S/D-substrate junction [5.8-5.9]. Moreover, the issues of reliability degradation caused by heavily doped junction are often observed [5.10]. This approach also increases channel-depletion capacitance (C<sub>d</sub>) and weakens gate-control due to a high  $C_d/C_g$  ratio (C<sub>g</sub>: gate-to-channel capacitance) [5.11-5.12]. In addition to the aggressive channel doping engineering, more attention should be paid to the abruptness of S/D-ext doping profile. With an abrupt S/D-ext doping profile, good electrostatic control can be achieved with a low substrate and/or halo I/I dose. Therefore, the aforementioned issues can be alleviated.

In this work, the doping abruptness of shallow source/drain-extension (S/D-ext) was investigated in order to characterize its impact on  $V_{th_gm}$  -  $V_{th_lin}$ . By utilizing a novel I/I technique featuring pre-amorphization-implantation (PAI) using light species at a high dose rate [5.13-5.17], boron USJ was achieved without degrading doping activation. Therefore, a lower halo I/I dose can be used to sustain a similar short-channel-effect (SCE) performance. The reduction of depletion capacitance leaded to a significantly faster on-off transition between  $V_{th_{lin}}$  and  $V_{th_{gm}}$ . A lower sensitivity of device driving force (I<sub>on</sub> and I<sub>eff</sub> [5.18]) as well as circuit speed against V<sub>dd</sub> variation was proven experimentally.

The objective of this work is to accentuate the importance of a reduced  $V_{th\_gm}$  -  $V_{th\_lin}$  to the low- $V_{dd}$  operation and to provide a novel doping technique in order to experimentally achieve a reduced  $V_{th\_gm}$  -  $V_{th\_lin}$ . The results contained in this work will help the modern MOSFET designers understand more about the device operation in the low  $V_{dd}$  regime.

## 5.2 A New Concept of Doping Technique

Halo I/I is frequently used to control short-channel-effect and to adjust V<sub>th</sub> in modern MOSFETs. As shown in Fig. 5.1, without adjusting S/D-ext doping abruptness, a higher halo I/I dose leads to an insignificantly lower sub-threshold swing for the short channel devices (Standard-V<sub>th</sub> and Low-V<sub>th</sub> PMOSFETs in [5.19]). However, a larger gap between V<sub>th\_lin</sub> and V<sub>th\_gm</sub> are clearly demonstrated for the device using higher halo I/I dose. This means a slower transition from off-state to on-state and degraded gate overdrive headroom. Therefore, the negative impact on electrostatic characteristic of heavy substrate doping is obvious in this transition region. In order to reduce halo I/I dose, shallow and abrupt S/D-ext is highly demanded. USJ formation has been one of the most critical tasks for many generations of VLSI technology. With the aim of creating an abrupt boron S/D-ext, many I/I

techniques, such as heavy mass molecule I/I and PAI using heavy ions, are intensively investigated in the past decades [5.20-5.22].

Unlike the traditional approaches, a novel USJ formation technique featuring PAI with light species in a plasma environment under a high dose-rate is utilized in this work. The accumulation of crystal defects during I/I is more effective as dose-rate increases [5.17]. This can be attributed to the fact that fast impinging dose rate can reduce the possibility of recombination of silicon interstitial and vacancy between two individual impinging events. Therefore, light species can form PAI layer when the I/I dose-rate is high enough. The as-implanted boron doping profile, analyzed by using secondary-ion-mass-spectroscopy (SIMS), is shown in Fig. 5.2 along with other I/I techniques. The doping profile shows a sharp transition from the peak concentration down to the resolution limitation of the SIMS analysis while the traditional approaches show either obvious profile tailing or worse doping abruptness in the entire range. This excellent doping abruptness leads to less dopant compensation between S/D-ext and halo I/I dose. Hence, a lower halo I/I dose can be used to maintain a similar SCE behavior. This novel I/I technique also leads to a significant improvement in R<sub>s</sub>-X<sub>j</sub> as shown in Fig. 5.3. It is believed that the end-of-range (EOR) defects caused by lighter species are easier to be annealed out [5.17]. A higher boron activation level is therefore achieved as compared to the traditional approaches. The reduced EOR defect also guarantees a reduced transient-enhanced-diffusion (TED) of both the S/D-ext and the halo dopant upon following annealing processes. As a result, both abrupt S/D-ext and halo doping profiles can be achieved. The halo I/I dose effectiveness can be further improved due to the improved halo doping abruptness. Combining the effects of reduced doping compensation and improved doping abruptness, our novel doping technique significantly improved halo I/I dose effectiveness (by 30% in this work) over the traditional approach. Hereafter, we named this "abrupt S/D-ext + low halo I/I dose" as "new approach"

### 5.3 Device Characterization

## 5.3.1 Effects of Doping Abruptness on DC & AC

As compared to the traditional I/I approach that utilized heavy ion PAI prior to the S/D-ext IMP (hereafter named as reference approach), our new approach exhibits a weaker reverse-short-channel-effect (RSCE), lower DIBL and lower V<sub>th</sub> roll-off slope as shown in Fig. 5.4. Gamma-L<sub>mask</sub> curves (Fig. 5.5) indicate the fact that the effective substrate doping concentration is lowered by using new approach especially for short channel devices for which significant overlap of halo I/I dose takes place. Fig. 5.6 compares the junction leakage currents of the short channel devices with the same V<sub>th\_sat</sub> as shown in Fig. 5.4. The new approach provides an obviously lower junction leakage than the reference approach. It reflects the truth that our new approach reduces the residual defects caused by I/I.

 $I_d$ - $V_g$  characteristics are shown in both linear-scale and logarithmic-scale in Fig. 5.7. In order to match  $V_{th\_lin}$  between the new approach and the reference approach, about 30% lower halo I/I dose was used in the new approach as compared to that used in the reference approach. Sub-threshold swing shows no significant difference between two approaches while  $V_{th\_gm}$  - $V_{th\_lin}$  is obviously lower, namely a faster on-off transition, for the new approach. The difference in the abruptness of on-off transition is statistically proven and shown in Fig. 5.8.

The key device parameters are summarized in Table 1. Junction capacitance, junction leakage and Gamma are reduced obviously because of a significantly reduced halo I/I dose in the new approach. The obvious improvement in  $G_m/G_{ds}$  (gain factor measured at  $L_{mask}=1\mu m$ ) is also beneficial to analog applications. With a shallower and more abrupt S/D-ext doping profile resulting from our new approach, a similar  $R_{sd}$  (S/D serious resistance extracted using method introduced in [5.23]) is achieved as compared to the reference approach. It reflects that truth that an improved doping activation of S/D-ext dopant compensates for the effects of a shallower junction.

The reduction of halo I/I dose also leads to better carrier mobility in addition to higher gate voltage overdrive. Higher driving force and higher trans-conductance are achieved by using our new approach as illustrated in Fig. 5.9. The obviously improved trans-conductance is the best evidence of improved carrier mobility. Fig. 5.10 compares the I<sub>on</sub>-I<sub>off</sub> performance between the reference approach and the new approach. A significant I<sub>on</sub>-I<sub>off</sub> improvement of more than 7% was achieved by using our new approach. In terms of I<sub>eff</sub> [5.18] performance, IL (drain current measured at V<sub>g</sub>=  $0.5V_{dd}$ , V<sub>d</sub> = V<sub>dd</sub>) was further improved because of a higher gate overdrive voltage as shown in Fig. 5.11. Therefore, 10% I<sub>eff</sub>-I<sub>off</sub> improvement is achieved as shown in Fig. 5.12. It is evident that the improvement in I<sub>eff</sub>-I<sub>off</sub> is more profound than that in I<sub>on</sub>-I<sub>off</sub> when the gate overdrive voltage is increased.

The comparisons of inverter ring-oscillator time-delay ( $T_d$ ) are illustrated in Fig. 5.13 and Fig. 5.14. Evident improvement was demonstrated even though this new approach was applied for only PMOSFETs in this work. By utilizing the new approach, the improvement in  $T_d$  is more profound than what  $I_{eff}$  predicts (Fig. 5.13). The obviously different  $T_d$ - $I_{eff}$  characteristics between these two approaches strongly suggests different capacitive loading during the ring-oscillator switching. The 6% faster  $T_d$  at the same  $I_{eff}$  is believed to be the combinational results of lower channel depletion capacitance and lower junction capacitance as shown in Table 5.1. As depicted in Fig. 5.14, 8% faster  $T_d$  is observed at the same standby leakage.

## 5.3.2 Effects of Doping Abruptness on V<sub>dd</sub>-sensitivity

With a higher  $V_g$  overdrive resulting from fast on-off transition by utilizing new approach, a lower  $V_{dd}$ -sensitivity is expected for the driving force as well as the circuit performance. In order to compare  $V_{dd}$ -sensitivity,  $I_{on}$  and  $I_{on}$ - $I_{off}$  performance are normalized to the values at  $V_{dd}$ =1V for the reference device and the one using new approach, respectively. Fig. 5.15 clearly indicates a lower sensitivity of  $I_{on}$  and  $I_{on}$ - $I_{off}$  performance against  $V_{dd}$ variation by using new approach. The same behavior is also evident for  $I_{eff}$ and  $I_{eff}$ - $I_{off}$  performance as demonstrated in Fig. 5.16. This guarantees a lower sensitivity of circuit speed variation against  $V_{dd}$  variation as shown in Fig. 5.17. Therefore, our new approach renders the circuit more applicable for low  $V_{dd}$  operation.

### 5.3.3 Effects of Doping Abruptness on Reliability

Driving force degradation caused by hot-carrier-injection (HCI) stress is one of the critical concerns for abrupt junction. However, this new approach forms shallow junction and maintain short-channel electrostatic control by improving the intrinsic S/D-ext doping abruptness instead of using heavy halo I/I dose. In fact, the halo I/I dose is reduced by 30% in the new approach as compared to the reference approach. A lower electrical field is hence expected in the p/n junction between p-type S/D-ext and n-type halo region. Therefore, no degradation in HCI lifetime is observed as clearly illustrated in Fig. 5.18.

### 5.4 Conclusion

A critical index,  $V_{th_gm}$  -  $V_{th_lin}$ , describing MOSFET on-off transition characteristics is presented and experimentally discussed in this work. Unlike the conventional emphasis on the only deep sub-threshold region, this index is increasingly important to the advanced nano-scale MOSFETs for the low-V<sub>dd</sub> and low-V<sub>th</sub> operation because this on-off transition region comprises an increasing portion of gate voltage consumed before turn-on when both V<sub>dd</sub> and V<sub>th</sub> are scaled down. A novel USJ formation technique, featuring fast PAI using light I/I species at a high dose-rate, is introduced in this work to successfully reduce the gap between V<sub>th\_gm</sub> and V<sub>th\_lin</sub> by creating abrupt S/D-ext doping profile and reducing halo I/I dose. The improvement in gate voltage overdrive and carrier mobility leads to 10% higher driving force. Finally, low V<sub>dd</sub>-sensitivities in both DC performance and circuit speed are successfully demonstrated.

The fundamental concept of this novel technique is applicable for both n-type and p-type USJ formation although it was utilized for boron S/D-ext in this work. We believe this concept can be easily applied to phosphorus S/D-ext. Arsenic has been used as the major n-type S/D-ext doping species because of its lower diffusivity as compared to phosphorus. However, the phosphorus doping activation level is about twice as compared to that of arsenic. Therefore, phosphorus S/D-ext is highly promising as long as its doping abruptness can be as good as arsenic. The results in this work should be very important to the investigation of using phosphorus as S/D-ext.



| PMOS key parameters             | Reference<br>device | New<br>approach |
|---------------------------------|---------------------|-----------------|
| Cjb (fF/μm²)                    | ref.                | -11%            |
| Bulk junction leakage           | ref.                | -60%            |
| Gm/Gds @ L <sub>mask</sub> =1µm | ref.                | 34%             |
| DIBL @ L <sub>mask</sub> =40nm  | ref.                | -10mV/V         |
| Gamma @ L <sub>mask</sub> =40nm | ref.                | -24%            |
| Swing @ L <sub>mask</sub> =40nm | ref.                | equal           |
| R <sub>sd</sub> * (ohm-µm)      | ref.                | equal           |

\*extracted using method introduced in Chapter 2



Table 5.1A summary table of key DC and AC parameters. New approach<br/>(Abrupt S/D-ext + low halo I/I dose) gives a better short<br/>channel control and analog performance without degrading<br/>S/D series resistance.



Fig. 5.1 Higher halo I/I dose leads to slightly lower sub-threshold swing but a larger gap between  $V_{th_gm}$  and  $V_{th_lin}$ . Gate overdrive is therefore degraded.



Fig. 5.2 Excellent as-implanted boron doping abruptness is achieved by using an I/I technique featuring PAI with light species. Other traditional approaches show either worse abruptness or profile tailing.



Fig. 5.3 Better R<sub>s</sub>-X<sub>j</sub> performance of boron USJ is observed by using new I/I technique. Highly activated boron dopant is achieved with 40% shallower X<sub>j</sub>. R<sub>s</sub>-X<sub>j</sub> behaviors of both BF<sub>2</sub> and cluster boron are included in "Former approaches".



Fig. 5.4 New approach gives a weaker reverse-short-channel-effect (RSCE) which indicates a lower substrate doping concentration. Both V<sub>th</sub> roll-off slope and DIBL are improved in the short channel regime. V<sub>th\_lin</sub> and V<sub>th\_sat</sub> are the threshold voltage extracted using constant-current method at V<sub>d</sub>=50mV and 1V, respectively.


Fig. 5.5 New approach leads to a lower body-bias sensitivity in the short channel regime because of a lower substrate doping concentration resulting from lower halo I/I dose.



Fig. 5.6 Lower junction leakage is observed for new approach. Lower halo I/I dose and less EOR defects are believed to be the key contributors.



Fig. 5.7 New approach leads to a lower V<sub>th\_gm</sub> – V<sub>th\_lin</sub> as V<sub>th\_lin</sub> values are similar. This behavior guarantees no I<sub>off</sub> increase but an I<sub>on</sub> improvement because of a higher gate overdrive.



Fig. 5.8 A clear statistical trend of  $V_{th_gm}$  –  $V_{th_{lin}}$  is demonstrated for short channel devices. Devices using new approach obviously outperform the reference ones.



Fig. 5.9  $I_d$ -V<sub>d</sub> curves show higher  $G_m$  and driving force for new approach. This indicates a higher mobility caused by reducing halo I/I dose.



Fig. 5.10 7% PMOSFET  $I_{on}$ - $I_{off}$  gain at  $V_{dd}$  = 1V is achieved by using new approach.



Fig. 5.11Because of higher carrier mobility and higher gate overdrive,<br/>25% PMOSFET IL-Ioff gain at  $V_{dd} = 1V$  is achieved by using new<br/>approach. (IL is Id measured at  $V_d=V_{dd}$ ,  $V_g=0.5V_{dd}$ )



Fig. 5.12  $I_{eff}$ - $I_{off}$  gain (10%) is more obvious than  $I_{on}$ - $I_{off}$  gain (7%) by using new approach. Significant  $I_L$  increase is the major reason.  $I_{eff} = 0.5(I_H+I_L)$ , where  $I_H$  is  $I_d$  measured at  $V_d=0.5V_{dd}$ ,  $V_g=V_{dd}$ .



Fig. 5.13 New approach leads to 6% faster  $T_d$  at a given  $I_{eff}$ . It is believed to be the combinational results of lower channel depletion capacitance and lower junction capacitance.



Fig. 5.14 New approach leads to 8% faster  $T_d$  at a given standby leakage current.



Fig. 5.15 Relative  $I_{on}$  and  $I_{on}$ - $I_{off}$  performance normalized to  $V_{dd}$ =1V. New approach provides a lower sensitivity to  $V_{dd}$  change.



Fig. 5.16 Relative  $I_{eff}$  and  $I_{eff}$ - $I_{off}$  performance normalized to  $V_{dd}$ =1V. New approach provides a lower sensitivity to  $V_{dd}$  change. This guarantees a lower sensitivity of circuit speed variation to  $V_{dd}$ variation.



Fig. 5.17Relative time-delay of inverter oscillator normalized to  $V_{dd}$ =1V.Weaker dependency is observed for new approach.



Fig. 5.18 New approach and reference device show the same I<sub>on</sub> degradation caused by hot-carrier stress.

# Chapter 6

# Conclusion

#### 6.1 Summary of contributions

This dissertation started with the extraction of MOSFET  $R_{sd}$ . Stemming from the universality of carrier mobility in high surface electric field regime, we established a self-consistent methodology that is able to extract  $R_{sd}$  by using a single MOSFET with simple I-V measurement. Extensive examination of this novel methodology certified its correctness. It is unique that the parasitic resistance can be extracted without requiring information about  $T_{ox_inv}$ ,  $L_{eff}$ , and  $W_{eff}$ . Therefore, this method is especially suitable for the advanced MOSFETs technology in which significant variation of the aforementioned parameters may take place.

Afterwards, we focused on the most critical process modules in the modern VLSI technology, including strain engineering, EOT reduction and USJ formation. A millisecond-annealing-assisted FUSI gate formation was experimentally demonstrated for the first time in the literature. Unlike the conventional FUSI-gate formation process which may need complicated CMP, polysilicon recess, and lithography mask layers, our FUSI-gate formation required only an optimized MSA-assisted silicide phase transformation. Thanks FUSI-gate to the highly strained and elimination of polysilicon-depletion effect, significant improvement in transistor performance was measured. This FUSI-gate technique also demonstrated uniform silicide phase from long-channel to short-channel devices. Selective FUSI-gate formation was realized by a cost-effective nitrogen ion implantation in certain polysilicon region where silicidation rate was significantly reduced. Our FUSI-gate approach is therefore obviously advantageous over the conventional FUSI-gate approaches in terms of process uniformity, simplicity, and cost.

of e-SiGe In terms strain enhancement, delivered we а hydrogen-annealing process which can position the e-SiGe tip at the gate edge in a self-aligned manner. This extremely close e-SiGe surface proximity leads to both enhanced channel strain and reduced R<sub>sd</sub>. Furthermore, this technique counts on self-limited silicon-reflow instead of the sophisticated etching process. As a result, an improved transistor driving current is achieved without degrading the transistor variation. We believe that this technique will be increasingly important to the modern VLSI technology for which the process variation may be the bottleneck of manufacturing.

We provided a new index, " $V_{th\_lin}-V_{th\_gm}$ ", in Chapter 5 in order to describe the transistor on-off transition abruptness in addition to the widely used sub-threshold swing. This index is increasingly important to the advanced nano-scale MOSFETs for the low- $V_{dd}$  and low- $V_{th}$  operation because this on-off transition region comprises an increasing portion of gate voltage consumed before turn-on when both  $V_{dd}$  and  $V_{th}$  are scaled down. By implementing a novel doping technique for S/D-extension, halo IMP dose can be significantly reduced while achieving a low " $V_{th\_lin}-V_{th\_gm}$ ". The benefit from "S/D-ext USJ formation + low halo IMP dose" to low- $V_{dd}$  operation was for the first time discussed and confirmed in the literature.

### 6.2 Suggestions to Future Work

The high-K/metal-gate manufacturing technology is currently dominated by the layer-by-layer CVD process. However, the void-free gap-fill process of multiple layers is increasingly challenging as gate length further decreases. Polysilicon deposition is well-known for its great gap-fill capability. Therefore, more attention should be given to the FUSI-gate process because of the relatively simple process, tunable workfunction (by incorporating dopant), tunable stress level (by adjusting silicide phase), in addition to the excellent gap-fill capability.



# References

- T. Ghani, K. Mistry, P. Packan, S. Thompson, M. Stettler, S. Tyagi,
   M. Bohr, "Scaling Challenges and Device Design Requirements for
   High Performance Sub–50 nm Gate Length Planar CMOS
   Transistors," in VLSI Symp. Tech. Dig., 2000, pp. 174–175.
- K. K. Young, S. Y. Wu, C. C.Wu, C. H. Wang, C. T. Lin, J. Y. Cheng, M. Chiang, S. H. Chen, T. C. Lo, Y. S. Chen, J. H. Chen, L. J. Chen, S. Y. Hou, J. J. Liaw, T. E. Chang, C. S. Hou, J. Shih, S. M. Jeng, H. C. Hsieh, Y. Ku, T. Yen, H. Tao, L. C. Chao, S. Shue, S. M. Jang, T. C. Ong, C. H. Yu, M. S. Liang, C. H. Diaz, J. Y. C. Sun, "A 0.13 μm CMOS technology with 193 nm lithography and Cu/low-k for high performance applications," in *IEDM Tech. Dig.*, 2000, pp. 563–566.
- S. Tyagi, M. Alavi, R. Bigwood, T. Bramblett, J. Brandenburg, W. Chen, B. Crew, M. Hussein, P. Jacob, C. Kenyon, C. Lo, B. Mcintyre, Z. Ma, P. Moon, P. Nguyen, L. Rumaner, R. Schweinfurth, S. Sivakumar, M. Stettler, S. Thompson, B. Tufts, J. Xu, S. Yang, and M. Bohr, "A 130nm generation logic technology featuring 70nm transistors, dual vt transistors and 6 layers of cuinterconnects," in *IEDM Tech. Dig.*, 2000, pp. 567–570.
- [1.4] P. Bai, C. Auth, S. Balakrishnan, M. Bost, R. Brain, V. Chikarmane, R. Heussner, M. Hussein, J. Hwang, D. Ingerly, R. James, J. Jeong, C. Kenyon, E. Lee, S.-H. Lee, N. Lindert, M. Liu, Z. Ma, T. Marieb, A. Murthy, R. Nagisetty, S. Natarajan, J. Neirynck, A. Ott, C. Parker, J. Sebastian, R. Shaheed, S. Sivakumar, J. Steigerwald, S. Tyagi, C. Weber, B. Woolery, A. Yeoh, K. Zhang, and M. Bohr, "A 65nm logic technology featuring 35nm gate lengths, enhanced channel strain, 8 cu interconnect layers, low-k ild and 0.57 µm2 sram cell," in *IEDM Tech. Dig.*, 2004, pp. 657–660.
- [1.5] K. Mistry, C. Allen, C. Auth, B. Beattie, D. Bergstrom, M. Bost, M. Brazier, M. Buehler, A. Cappellani, R. Chau, C.-H. Choi, G. Ding, K.

Fischer, T. Ghani, R. Grover, W. Han, D. Hanken, M. Hattendorf, J. He, J. Hicks, R. Heussner, D. Ingerly, P. Jain, R. James, L. Jong, S. Joshi, C. Kenyon, K. Kuhn, K. Lee, H. Liu, J. Maiz, B. McIntyre, P. Moon, J. Neirynck, S. Pae, C. Parker, D. Parsons, C. Prasad, L. Pipes, M. Prince, P. Ranade, T. Reynolds, J. Sandford, L. Shifren, J. Sebastian, J. Seiple, D. Simon, S. Sivakumar, P. Smith, C. Thomas, T. Troeger, P. Vandervoorn, S. Williams, K. Zawadzki, "A 45 nm logic technology with high-k+ metal gate transistors, strained silicon, 9 Cu interconnect layers, 193 nm dry patterning, and 100% Pb-free packaging," in *IEDM Tech. Dig.*, 2007, pp. 247–250.

- [1.6] S. Natarajan, M. Armstrong, M. Bost, R. Brain, M. Brazier, C.-H. Chang, V. Chikarmane, M. Childs, H. Deshpande, K. Dev, G. Ding, T. Ghani, O. Golonzka, W. Han, J. He, R. Heussner, R. James, I. Jin, C. Kenyon, S. Klopcic, S.-H. Lee, M. Liu, S. Lodha, B. McFadden, A. Murthy, L. Neiberg, J. Neirynck, P. Packan, S. Pae, C. Parker, C. Pelto, L. Pipes, J. Sebastian, J. Seiple, B. Sell, S. Sivakumar, B. Song, K. Tone, T. Troeger, C. Weber, M. Yang, A. Yeoh, and K. Zhang, "A 32 nm logic technology featuring 2<sup>nd</sup>-generation high-k+ metal-gate transistors, enhanced channel strain and 0.171 μm<sup>2</sup> SRAM cell size in a 291 Mb array," in *IEDM Tech. Dig.*, 2008, pp. 941–943.
- [1.7] J. G. J. Chern, P. Chang, R. F. Motta, and N. Godinho, "A new method to determine MOSFET channel length," *IEEE Electron Device Lett.*, vol. EDL-1, no. 9, pp. 170–173, Sep. 1980.
- [1.8] G. Ghibaudo, "New method for the extraction of MOSFET parameters," *IEEE Electron Device Lett.*, vol. 24, no. 9, pp. 543 545, 1988.
- [1.9] Y. Taur, D. S. Zicherman, D. R. Lombardi, P. J. Restle, C. H. Hsu, H.
  I. Hanafi, M. R. Wordeman, B. Davari, and G. G. Shahidi, "A new "Shift and Ratio" method for MOSFET channel-length extraction," *IEEE Electron Device Lett.*, vol. 13, no. 5, pp. 267–269, May 1992

- [1.10] J. C. Guo, S. S. Chung and C. H. Hsu, "A new approach to determine the effective channel length and the drain-and-source series resistance of miniaturized MOSFET's," *IEEE Trans. Electron Devices*, vol. 41, no. 10, pp. 1811–1818, Oct. 1994.
- [1.11] Da-Wen Lin, M. L. Cheng, S. W. Wang, C. C. Wu, and M. J. Chen, "A constant-mobility method to enable MOSFET series-resistance extraction," *IEEE Electron Device Lett.*, vol. EDL-28, no. 12 pp. 1132–1134, Dec. 2007.
- [1.12] Da-Wen Lin, Ming-Lung Cheng, Shyh-Wei Wang, Chung-Cheng Wu, Ming-Jer Chen, "A Novel Method of MOSFET Series Resistance Extraction Featuring Constant Mobility Criteria and Mobility Universality," *IEEE Trans. Electron Devices*, vol. 57, no. 4, pp. 890–897, Apr. 2010.
- [1.13] S. Thompson, N. Anand, M. Armstrong, C. Auth, B. Arcot, M. Alavi, P. Bai, J. Bielefeld, R. Bigwood, J. Brandenburg, M. Buehler, S. Cea, V. Chikarmane, C. Choi, R. Frankovic, T. Ghani, G. Glass, W. Han, T. Hoffmann, M. Hussein, P. Jacob, A. Jain, C. Jan, S. Joshi, C. Kenyon, J. Klaus, S. Klopcic, J. Luce, Z. Ma, B. Mcintyre, K. Mistry, A. Murthy, P. Nguyen, H. Pearson, T. Sandford, R. Schweinfurth, R. Shaheed, S. Sivakumar, M. Taylor, B. Tufts, C. Wallace, P. Wang, C. Weber, and M. Bohr, "A 90-nm logic technology featuring 50 - nm strained - silicon channel transistors, 7 layers of Cu interconnects, low - k ILD, and 1 μm<sup>2</sup> SRAM cell," in *IEDM Tech. Dig.*, 2002, pp. 61 - 64.
- [1.14] F.-L. Yang, C.-C. Huang, H.-Y. Chen, J.-J. Liaw, T.-X. Chung, H.-W. Chen, C.-Y. Chang, C.-C. Huang, K.-H. Chen, D.-H. Lee, H.-C. Tsao, C.-K.Wen, S.-M. Cheng, Y.-M. Sheu, K.-W. Su, C.-C. Chen, T.-L. Lee, S.-C. Chen, C.-J. Chen, C.-H. Chang, J.-C. Lu, W. Chang, C.-P. Hou, Y.-H. Chen, K.-S. Chen, M. Lu, L.-W. Kung, Y.-J. Chou, F.-J. Liang, J.-W. You, K.-C. Shu, B.-C. Chang, J.-J. Shin, C.-K. Cheng, T.-S. Gau, B.-W. Chan, Y.-C. Huang, H.-J. Tao, J.-H.

Chen, Y.-S. Chen, Y.-C. Yeo, S. K.-H. Fung, C.-H. Diaz, C.-M. M. Wu, B.-J. Lin, M.-S. Liang, J. Y.-C. Sun, and C. Hu, "A 65 nm node strained SOI technology with slim spacer," in *IEDM Tech. Dig.*, Dec. 8–10, 2003, pp. 627–630.

- [1.15] M. Yang, M. Ieong, L. Shi, K. Chan, V. Chan, A. Chou, E. Gusev, K. Jenkins, D. Boyd, Y. Ninomiya, D. Pendleton, Y. Surpris, D. Heenan, J. Ott, K. Guarini, C. D'Emic, M. Cobb, P. Mooney, B. To, N. Rovedo, J. Benedict, R. Mo, and H. Ng, "High performance CMOS fabricated on hybrid substrate with different crystal orientations," in *IEDM Tech. Dig.*, 2003, pp. 453–456.
- [1.16] C. H. Chen, T. L. Lee, T. H. Hou, C. L. Chen, C. C. Chen, J. W. Hsu, K. L. Cheng, Y. H. Chiu, H. J. Tao, Y. Jin, C. H. Diaz, S. C. Chen, and M.-S. Liang, "Stress memorization technique (SMT) by selectively strained-nitride capping for sub-65 nm high-performance strained-Si device application," in VLSI Symp. Tech. Dig., 2004, pp. 56–57.
- [1.17] B. Tavel, T. Skotnicki, G. Pares, N. Carrière, M. Rivoire, F. Leverd, C. Julien, J. Torres, and R. Pantel, "Totally silicided (CoSi<sub>2</sub>) polysilicon: A novel approach to very low-resistive gate (~2Ω/□) without metal CMP nor etching," in *IEDM Tech. Dig.*, 2001, pp. 815–828.
- [1.18] W. P. Maszara, Z. Krivokapic, P. King, J. S. Goollgweon, and M. R. Lin, "Transistors with dual work function metal gate by single full silicidation (FUSI) of polysilicon gates," in *IEDM Tech. Dig.*, 2002, pp. 367–370.
- [1.19] C. H. Huang, D. S. Yu, A. Chin, W. J. Chen, C. X. Zhu, M.-F. Li, B. J. Cho, and D. L. Kwong, "Fully silicided NiSi and germanided NiGe dual gates on SiO<sub>2</sub>/Si and Al<sub>2</sub>O<sub>3</sub>/Ge-on-insulator MOSFETs," in *IEDM Tech. Dig.*, 2003, pp. 319–322.
- [1.20] Da-Wen Lin, M. Y. Wang, M. L. Cheng, Y. M. Sheu, Y. Y. Tarng, C.
  M. Chu, C. W. Nieh, C. P. Lo, W. C. Tsai, Y. C. Lin, S. W. Wang, K. L.
  Cheng, C. M. Wu, M. D. Lei, C. C. Wu, C. H. Diaz, Y. J. Mii, M. J.

Chen, "A Millisecond–Anneal–Assisted Selective Fully Silicided (FUSI) Gate Process," *IEEE Electron Device Lett.*, vol. EDL–29, no. 9, pp. 998–1000, Sep. 2008.

- T. Ghani, M. Armstrong, C. Auth, M. Bost, P. Charvat, G. Glass, T. Hoffmann, K. Johnson, C. Kenyon, J. Klaus, B. McIntyre, K. Mistry, A. Murthy, J. Sandford, M. Silberstein, S. Sivakumar, P. Smith, K. Zawadzki, S. Thompson, and M. Bohr, "A 90 nm high volume manufacturing logic technology featuring novel 45 nm gate length strained silicon CMOS transistors," in *IEDM Tech. Dig.*, 2003, pp. 978–980.
- W-H. Lee, A.Waite, H. Nii, H. M. Nayfeh, V. McGahay, H. [1.22] Nakayama, D. Fried, H. Chen, L. Black, R. Bolam, J. Cheng, D. Chidambarrao, C. Christiansen, M. Cullinan-Scholl, D. R. Davies, A. Domenicucci, P. Fisher, J. Fitzsimmons, J. Gill, M. Gribelyuk, D. Harmon, J. Holt, K. Ida, M. Kiene, J. Kluth, C. Labelle, A. Madan, K. Malone, P. V. McLaughlin, M. Minami, D. Mocuta, R. Murphy, C. Muzzy, M. Newport, S. Panda, I. Peidous, A. Sakamoto, T. Sato, G. Sudo, H. VanMeer, T. Yamashita, H. Zhu, P. Agnello, G. Bronner G. Freeman, S-F Huang, T. Ivers, S. Luning, K. Miyamoto, H. Nye, J. Pellerin, K. Rim, D. Schepis, T. Spooner, X. Chen, M. Khare, M. Horstmann, A. Wei, T. Kammler, J. Höntschel, H. Bierstedt, H.-J. Engelmann, A. Hellmich, K. Hempel, G. Koerner, A. Neu, R. Otterbach, C. Reichel, M. Trentsch, P. Press, K. Frohberg, M. Schaller, H. Salz, J. Hohage, H. Ruelke, J. Klais, M. Raab, D. Greenlaw and N. Kepler, "High Performance 65 nm SOI Technology with Enhanced Transistor Strain and Advanced-Low-K BEOL," in IEDM Tech. Dig., 2005, pp. 61-64.
- [1.23] H. Ohta, Y. Kim, Y. Shimamune, T. Sakuma, A. Hatada, A. Katakami, T. Soeda, K. Kawamura, H. Kokura, H. Morioka, T. Watanabe, J. Oh, Y. Hayami, J. Ogura, M. Tajima, T. Mori, N. Tamura, M. Kojima and K. Hashimoto, "High performance 30 nm

gate bulk CMOS for 45 nm node with  $\Sigma$ -shaped SiGe-SD," in *IEDM Tech. Dig.*, 2005, pp. 10.6.1–10.6.4.

- [1.24] J.-P. Han, H. Utomo, L. W. Teo, N. Rovedo, Z. Luo, R. Krishnasamy, R. Stierstorfer, Y.F. Chong, S. Fang, H. Ng, J. Holt, T. N. Adam, J. Kempisty, A. Gutmann, D. Schepis, S. Mishra, H. Zhuang, J. J. Kim, J. Li, R. Murphy, R. Davis, B. St. Lawrence, A. Madan, A. Turansky, L. Burns, R. Loesing, S.-D. Kim, R. Lindsay, G. Chiulli, R. Amos, M. Hierlemann, D. Shum, J. H. Ku, J. Sudijono, and M. Ieong, "Novel Enhanced Stressor with Graded Embedded SiGe Source/Drain for High Performance CMOS Devices," in *IEDM Tech. Dig.*, 2006, pp. 59 – 62.
- Y. Tateshita, J. Wang, K. Nagano, T. Hirano, Y. Miyanami, T. Ikuta, T. Kataoka, Y. Kikuchi, S. Yamaguchi, T. Ando, K. Tai, R. Matsumoto, S. Fujita, C. Yamane, R. Yamamoto, S. Kanda, K. Kugimiya, T. Kimura, T. Ohchi, Y. Yamamoto, Y. Nagahama, Y. Hagimoto, H. Wakabayashi, Y. Tagawa, M. Tsukamoto, H. Iwamoto, M. Saito, S. Kadomura and N. Nagashima, "High-performance and low-power CMOS device technologies featuring metal/high-k gate stacks with uniaxial strained channels on (100) and (110) substrates," in *IEDM Tech. Dig.*, 2006, pp. 63–66.
- [1.26] N. Yasutake, A. Azuma, T. Ishida, N. Kusunoki, S. Mori, H. Itokawa,
   I. Mzushima, S. Okamoto, T. Morooka, N. Aoki, S. Kawanaka, S.
   Inaba, and Y. Toyoshima, "Record-high performance 32 nm node
   pMOSFET with advanced two-step recessed SiGe-S/D and stress
   liner technology," in VLSI Tech. Dig., 2007, pp. 48-49.
- [1.27] Hiroki Okamoto, Akira Hokazono, Kanna Adachi, Nobuaki Yasutake, Hiroshi Itokawa, Shintaro Okamoto, Masaki Kondo, Hideji Tsujii, Tatsuya Ishida, Nobutoshi Aoki, Makoto Fujiwara, Shigeru Kawanaka, Atsushi Azuma, and Yoshiaki Toyoshima, "In situ Doped Embedded-SiGe Source/Drain Technique for 32 nm Node p-Channel Metal-Oxide-Semiconductor Field-Effect

Transistor," Jpn. J. Appl. Phys., vol. 47, no. 4, pp.2564 – 2568, 2008.

- [1.28] Tsung-Yang Liow, Kian-Ming Tan, Rinus T. P. Lee, Ming Zhu, Ben L.-H. Tan, N. Balasubramanian, and Yee-Chia Yeo, "Germanium Source and Drain Stressors for Ultrathin-Body and Nanowire Field-Effect Transistors," *IEEE Electron Device Lett.*, vol. EDL-29, no. 7, pp. 808–810, Jul. 2008.
- [1.29] Da-Wen Lin, Chien-Liang Chen, Ming-Jer Chen, and Chung-Cheng Wu, "An Extreme Surface Proximity-Push for Embedded-SiGe in pMOSFETs Featuring <u>Self-Aligned</u> <u>Silicon-Reflow</u> (SASR)," *IEEE Electron Device Lett.*, vol. EDL-31, no. 9, pp. 924–926, Sep. 2010.
- [1.30] J. F. Gibbons, "Ion implantation in semiconductors—Part I: Range distribution theory and experiments," *Proc. IEEE*, vol. 56, pp. 295 319, 1968.
- [1.31] J. F. Gibbons, "Ion implantation in semiconductors—Part II: Damage production and annealing," *Proc. IEEE*, vol. 56, pp. 1062 – 1096, 1972.
- [1.32] J.W. Mayer, "Ion implantation in semiconductors," in *Electron Device Meeting*, 1973 *International*, pp. 3 5.
- [1.33] L. H. Zhang, K. S. Jones, P. H. Chi, and D. S. Simons, "Transient enhanced diffusion without {311} defects in low energy B<sup>+</sup> implanted silicon, *Appl. Phys. Lett.*, vol. 67, pp. 2025 – 2027, Oct. 1995.
- K. S. Jones, L. H. Zhang, V. Krishinamoorthy, M. Law, D. S. Simons,
  P. Chi, L. Rubin, and R. G. Elliman, "Diffusion of ion implanted boron in preamorphized silicon," *Appl. Phys. Lett.*, vol. 68, no.19, pp. 2672 – 2674, May 1996.
- P. A. Stolk, H.-J. Gossmann, D. J. Eaglesham, D. C. Jacobson, C. S. Rafferty, G. H. Gilmer, M. Jaraı´z, J. M. Poate, H. S. Luftman, T. E. Haynes, "Physical mechanisms of transient enhanced dopant diffusion in ion-implanted silicon," *J. Appl. Phys.*, vol. 81, no.9, pp.

6031 - 6050, May 1997.

- [1.36] P. J. Timans, W. Lerch, J. Niess, S. Paul, N. Acharya, and Z. Nenyei, "Challenges for ultra-shallow junction formation technologies beyond the 90 nm node," in *Proc. IEEE Int. Conf. Adv. Therm. Process. Semicond.*, Sep. 2003, pp. 17–33.
- K. Suguro, Y. Honguh, N. Tamaoki, K. Ishimaru, and H. Ishiuchi,
   "Issues of optimization of millisecond anneal process for 45 nm node and beyond," in VLSI Symp. Tech. Dig., 2005, pp. 142–143.
- W. Lerch, S. Paul, J. Niess, S. McCoy, T. Selinger, J. Gelpey, F. Cristiano, F. Severac, M. Gavelle, S. Boninelli, P. Pichler, and D. Bolze, "Advanced activation of ultra-shallow junctions using flash-assisted RTP," *Mater. Sci. Eng.*, *B*, vol. 124–125, pp. 24 31, 2005.
- [1.39] J. J. Hamilton, E. J. H. Collart, B. Colombeau, C. Jeynes, M. Bersani, D. Giubertoni, J. A. Sharp, N. E. B. Cowern, and K. J. Kirkby, "Electrical activation of solid-phase epitaxially regrown ultra-low energy boron implants in Ge preamorphised silicon and SOI," *Nucl. Instrum. Methods Phys. Res. B*, vol. 237, issues 1 2, pp. 107 112, August 2005.
- [1.40] P. A. Stolk, D. J. Eaglesham, H.-J. Gossmann, and J. M. Poate, "Carbon incorporation in silicon for suppressing interstitial enhanced boron diffusion," *Appl. Phys. Lett.*, vol. 66, pp.1370–1372, 1995.
- [1.41] B. J. Pawlak, T. Janssens, B. Brijs, W. Vandervorst, E. J. H. Collart, S.
  B. Felch, and N. E. B. Cowern, "Effect of amorphization and carbon co-doping on activation and diffusion of boron in silicon," *Appl. Phys. Lett.*, vol. 89, no.6, pp.062110–0621110–3, Aug 2006.
- [1.42] E. Augendre, B. J. Pawlak, S. Kubicek, T. Hoffmann, T. Chiarella, C. Kerner, S. Severi, A. Falepin, J. Ramos, A. De Keersgieter, P. Eyben, D.Vanhaeren, W. Vandervorst, M. Jurczak, P. Absil, and S. Biesemans, "Superior n- and p-MOSFET scalability using carbon

co-implantation and spike annealing," *Solid–State Electronics*, vol. 51, pp. 1432–1436, 2007.

- [1.43] Lourdes Pelaz, Luis A. Marqués, and Juan Barbolla,
   "Ion-beam-induced amorphization and recrystallization in silicon,"
   J. Appl. Phys., vol. 96, pp. 5948 5976, 2004.
- K. R. C. Mok, F. Benistant, M. Jaraiz, J. E. Rubio, P. Castrillo, R.
   Pinacho, and M. P. Srinivasan, "Comprehensive model of damage accumulation in silicon," *J. Appl. Phys.*, vol. 103, p. 014911, 2008

- [2.1] J. G. J. Chern, P. Chang, R. F. Motta, and N. Godinho, "A new method to determine MOSFET channel length," *IEEE Electron Device Lett.*, vol. EDL-1, no. 9, pp. 170–173, Sep. 1980.
- [2.2] B. J. Sheu, C. Hu, P. K. Ko, and F.-C. Hsu, "Source-and-drain series resistance of LDD MOSFET's," *IEEE Electron Device Lett.*, vol. EDL-5, no. 9, pp. 365–367, Sep. 1984.
- Y. Taur, D. S. Zicherman, D. R. Lombardi, P. J. Restle, C. H. Hsu, H.
  I. Hanafi, M. R. Wordeman, B. Davari, and G. G. Shahidi, "A new "Shift and Ratio" method for MOSFET channel-length extraction," *IEEE Electron Device Lett.*, vol. 13, no. 5, pp. 267 – 269, May 1992.
- [2.4] Y. M. Sheu, S. J. Yang, C. C. Wang, C. S. Chang, L. P. Huang, T. Y. Huang, M. J. Chen, and C. H. Diaz, "Modeling mechanical stress effect on dopant diffusion in scaled MOSFETs," *IEEE Trans. Electron Devices*, vol. 52, no. 1, pp. 30–38, Jan. 2005.
- [2.5] Da-Wen Lin, M. L. Cheng, S. W. Wang, C. C. Wu, and M. J. Chen, "A constant-mobility method to enable MOSFET series-resistance extraction," *IEEE Electron Device Lett.*, vol. EDL-28, no. 12 pp. 1132–1134, Dec. 2007.
- [2.6] J. C. Guo, S. S. Chung and C. H. Hsu, "A new approach to determine the effective channel length and the drain-and-source series resistance of miniaturized MOSFET's," *IEEE Trans. Electron Devices*, vol. 41, no. 10, pp. 1811–1818, Oct. 1994.

- [2.7] C. G. Sodini, T. W. Ekstedt, and J. L. Moll, "Charge accumulation and mobility in thin dielectric MOS transistors," *Solid–State Electron.*, vol. 25, no. 9, pp. 833–841, 1982.
- [2.8] A. Hairapetian, D. Gitlin, and C. R. Viswanathan, "Low-temperature mobility measurement on CMOS devices," *IEEE Trans. Electron Devices*, vol. 36, pp. 1448–1455, 1989.
- S. Matsumoto, K. Hisamitsu, M. Tanaka, H. Ueno, M. Miura-Mattausch, H. J. Mattausch, S. Kumashiro, T. Yamaguchi, S. Odanaka and N. Nakayama, "Validity of mobility universality for scaled metal-oxide-semiconductor field-effect transistors down to 100 nm gate length," *J. Appl. Phys.*, vol. 92, no. 9, pp. 5228-5232, Nov. 2002.
- [2.10] A. G. Sabnis and J. T. Clemens, "Characterization of the electron mobility in the inverted <100> Si surface," in *IEDM Tech. Dig.*, 1979, pp. 18–21.
- [2.11] S. C. Sun and J. D. Plummer, "Electron mobility in inversion and accumulation layers on thermally oxidized silicon surfaces," *IEEE Trans. Electron Devices*, vol. ED-27, no. 8, pp.1497–1508, Aug. 1980.
- [2.12] S. Takagi, A. Toriumi, M. Iwase, and H. Tango, "On the universality of inversion layer mobility in Si MOSFET's: Part I–Effects of substrate impurity concentration," *IEEE Trans. Electron Devices*, vol. 41, no. 12, pp. 2357–2362, Dec. 1994.
- [2.13] B. Cheng and J. Woo, "A temperature-dependent MOSFET inversion layer carrier mobility model for device and circuit simulation," *IEEE Trans. Electron Devices*, vol. 44, no. 2, pp. 343–345, Feb. 1997.
- [2.14] M. S. Liang, J. Y. Choi, P.K. Ko, C. Hu, "Inversion-layer capacitance and mobility of very thin gate-oxide MOSFET's," *IEEE Trans. Electron Devices*, vol. 33, no. 3, pp. 409–413, Dec. 1986.
- [2.15] K. Chen, H. C. Wann, J. Dunster, P. K. Ko and C. Hu, "MOSFET carrier mobility model based on gate oxide thickness, threshold and

gate voltages," *Solid–State Electronics*, vol. 39, no. 10, pp. 1515–1518, Oct. 1996.

- [2.16] H. M. Nayfeh, C.W. Leitz, A. J. Pitera, E. A. Fitzgerald, J. L. Hoyt, and D. A. Antoniadis, "Influence of high channel doping on the inversion layer electron mobility in strained silicon n-MOSFETs," *IEEE Electron Device Lett.*, vol. 24, pp. 248–250, Apr. 2003.
- [2.17] Y. Taur and Tak H. Ning, *Fundamentals of Modern VLSI Devices*.Cambridge, U.K.: Cambridge University Press, 1998, ch. 3
- [2.18] Y. Tsividis, Operation and Modeling of the MOS Transistor, 2nd ed. New York: McGraw-Hill, 1999, ch. 4.
- [2.19] A. Shimizu, K. Hachimine, N. Ohki, H. Ohta, M. Koguchi, Y. Nonaka, H. Sato, and F. Ootsuka, "Local mechanical-stress control (LMC): a new technique for CMOS-performance enhancement," in *IEDM Tech. Dig.*, 2001, pp. 433–436.
- [2.20] S. E. Thompson, M. Armstrong, C. Auth, S. Cea, R. Chau, G. Glass, T. Hoffman, J. Klaus, Z. Ma, B. Mcintyre, A. Murthy, B. Obradovic, L. Shifren, S. Sivakumar, S. Tyagi, T. Ghani, K. Mistry, M. Bohr, and Y. El-Mansy, "A logic nanotechnology featuring strained-silicon," *IEEE Electron Device Lett.*, vol. 25, no. 4, pp. 191–193, Apr. 2004.
- [2.21] C. H. Chen, T. L. Lee, T. H. Hou, C. L. Chen, C. C. Chen, J. W. Hsu, K. L. Cheng, Y. H. Chiu, H. J. Tao, Y. Jin, C. H. Diaz, S. C. Chen, and M.-S. Liang, "Stress memorization technique (SMT) by selectively strained-nitride capping for sub-65 nm high-performance strained-Si device application," in VLSI Symp. Tech. Dig., 2004, pp. 56–57.
- [2.22] Kuan-Lun Cheng, C. C. Wu, Y. P. Wang, Da-Wen Lin, C. M. Chu, Y. Y. Tarng, S. Y. Lu, S. J. Yang, M. H. Hsieh, C. M. Liu, S. P. Fu, J. H. Chen, C. T. Lin, W. Y. Lien, H. Y. Huang, P. W. Wang, H. H. Lin, D. Y. Lee, M. J. Huang, C. F. Nieh, L. T. Lin, C. C. Chen, W. Chang, Y. H. Chiu, M. Y. Wang, C. H. Yeh, F. C. Chen, C. M. Wu, Y. H. Chang, S. C. Wang, H. C. Hsieh, M. D. Lei, K. Goto, H. J. Tao, M. Cao, H. C.

Tuan, C. H. Diaz, and Y. J. Mii, "A highly scaled, high performance 45nm bulk logic CMOS technology with 0.242µm2 SRAM cell," in *IEDM Tech. Dig.*, 2007, pp. 243 – 246.

- [2.23] T. Mizuno, S. Takagi, N. Sugiyama, H. Satake, A. Kurobe, and A. Toriumi, "Electron and hole mobility enhancement in strained-Si MOSFETs on SiGe-on-insulator substrates fabricated by SIMOX technology," *IEEE Electron Device Lett.*, vol. 21, pp. 230–232, May 2000.
- [2.24] A.T. Pham, C.D. Nguyen, C. Jungemann, B. Meinerzhagen, "A Semiempirical Surface Scattering Model for Quantum Corrected Monte Carlo Simulation of Strained Si-nMOSFETs," in *Proceedings* of ESSDERC, Grenoble, France, 2005, pp. 293–296.
- [2.25] O. Weber and S. Takagi, "New findings on Coulomb scattering mobility in strained–Si nFETs and its physical understanding," in VLSI Symp. Tech. Dig., 2007, pp. 130–131.
- [2.26] H. Irie, K. Kita, K. Kyuno, and A. Toriumi, "Re-investigation of MOS inversion layer mobility from non-universality and possible new scattering mechanism aspects," in *IEDM Tech. Dig.*, 2003, pp. 19.1.1–19.1.4.
- [2.27] K. Rim, S. Narasimha, M. Longstreet, A. Mocuta, and J. Cai, "Low field mobility characteristics of sub–100 nm unstrained and strained Si MOSFETs," in *IEDM Tech. Dig.*, 2002, pp. 43–46.
- [2.28] P. Packan, S. Cea, H. Deshpande, T. Ghani, M. Giles, O. Golonzka, M. Hattendorf, R. Kotlyar, K. Kuhn, A. Murthy, P. Ranade, L. Shifren, C. Weber and K. Zawadzki, "High performance Hi-K + metal gate strain enhanced transistors on (110) silicon," in *IEDM Tech. Dig.*, 2008, pp. 63–66.
- [2.29] Synopsys TSUPREM-4 User Guide, Synopsys Inc., Jun. 2003.
- [2.30] J. R. Hauser, "Extraction of experimental mobility data for MOS devices," *IEEE Trans. Electron Devices*, vol. 43, no. 11, pp. 1981–1988, Nov. 1996.

- [2.31] N. B. Lukyanchikova, M. V. Petrichuk, N. P. Garbar, E. Simoen, and C. Claeys, "Influence of the substrate voltage on the random telegraph signal parameters in submicron n-channel metal-oxide-semiconductor field-effect transistors under a constant inversion charge density," *Appl. Phys. A*, vol. 70, pp. 345–353, 2000.
- [2.32] R. R. Siergiej, M. H. White, and N. S. Saks, "Theory and measurement of quantization effects on Si-SiO2 interface trap modeling," *Solid-State Electronics*, vol. 35, no. 6, pp. 843–854, 1992
- [2.33] W. P. N. Chen, P. Su, J. S. Wang, C. H. Lien, C. H. Chang, K. Goto and C. H. Diaz, "A new series resistance and mobility extraction method by BSIM model for nano-scale MOSFETs," in *Symp. VLSI-TSA.*, 2006, pp. 143–144.
- [2.34] S. D. Kim, S. Narasimha, and K. Rim, "An integrated methodology for accurate extraction of S/D series resistance components in nanoscale MOSFETs," in IEDM Tech. Dig., 2005, pp. 149–152.

- [3.1] K. G. Anil, A. Veloso, S. Kubicek, T. Schram, E. Augendre, J. -F. de Marneffe, K. Devriendt, A. Lauwers, S. Brus, K. Henson, S. Biesemans, "Demonstration of Fully Ni-Silicided Metal Gates on HfO2 based high-k gate dielectrics as a candidate for low power applications," in *Symp. VLSI Tech. Dig.*, 2004, pp. 190–191.
- [3.2] A. Lauwers, A. Veloso, T. Hoffmann, M. J. H. van Dal, C. Vrancken, S. Brus, S. Locorotondo, J.–F. de Marneffe, B. Sijmus, S. Kubicek, T. Chiarella, M. A. Pawlak, K. Opsomer, M. Niwa, R. Mitsuhashi, K. G. Anil, H.Y. Yu, C. Demeurisse, R. Verbeeck, M. de Potter, P. Absil, K. Maex, M. Jurczak, S. Biesemans and J. A. Kittl, "CMOS Integration of Dual Work Function Phase Controlled Ni FUSI with Simultaneous Silicidation of NMOS (NiSi) and PMOS (Ni-rich silicide) Gates on HfSiON," in *IEDM Tech. Dig.*, 2005, pp. 661–664.
- [3.3] Y.Okayama, T.Saito, K.Nakajima, S.Taniguchi, T.Ono, K.Nakayama,

R.Watanabe, A.Oishi, A.Eiho, T.Komoda, T.Kimura, M.Hamaguchi, Y.Takegawa, T.Aoyama, T.Iinuma, K.Fukasaku, R.Morimoto, K.Oshima, K.Oono, M.Saito, M.Iwai, S.Yamada, N.Nagashima and F.Matsuoka, "Suppression effects of threshold voltage variation with Ni FUSI gate electrode for 45nm node and beyond LSTP and SRAM devices," in *Symp. VLSI Tech. Dig.*, 2006, pp. 96–97.

- [3.4] A. Veloso, P. Verheyen, R. Vos, S. Brus, S. Ito, R. Mitsuhashi, V. Paraschiv, X. Shi, B. Onsia, S. Arnauts, R. Loo, A. Lauwers, T. Conard, J.-F. de Marneffe, D. Goossens, D. Baute, S. Locorotondo, T. Chiarella, C. Kerner, C. Vrancken, S. Mertens, B. J. O'Sullivan, H. Y. Yu, S.-Z. Chang, M. Niwa, J. A. Kittl, P. P. Absi, M. Jurczak, T. Hoffmann and S. Biesemans, "Strain enhanced FUSI/HfSiON Technology with optimized CMOS Process Window," in *Symp. VLSI Tech. Dig.*, 2007, pp. 200–201.
- P. Ranade, T. Ghani, K. Kuhn, K. Mistry, S. Pae, L. Shifren, M. Stettler, K. Tone, S. Tyagi, and M. Bohr, "High performance 35 nm L<sub>GATE</sub> CMOS transistors featuring NiSi metal gate (FUSI), uniaxial strained silicon channels and 1.2 nm gate oxide," in *IEDM Tech. Dig.*, 2005, pp. 227 230.
- [3.6] E. P. Gusev, C. Cabral, Jr., B. P. Linder, Y. H. Kim, K. Maitra, E. Cartier, H. Nayfeh, R. Amos, G. Biery, N. Bojarczuk, A. Callegari, R. Carruthers, S. A. Cohen, M. Copel, S. Fang, M. Frank, S. Guha, M. Gribelyuk, P. Jamison, R. Jammy, M. Ieong, J. Kedzierski, P. Kozlowski, V. Ku, D. Lacey, D. LaTulipe, V. Narayanan, H. Ng, P. Nguyen, J. Newbury, V. Paruchuri, R. Rengarajan, G. Shahidi, A. Steegen, M. Steen, S. Zafar, and Y. Zhang, "Advanced gate stacks with fully silicided (FUSI) gates and high-κ dielectrics: Enhanced performance at reduced gate leakage," in *IEDM Tech. Dig.*, 2004, pp. 79–82
- [3.7] J. Kedzierski, M. Ieong, T. Kanarsky, Y. Zhang, and H.-S. P. Wong, "Fabrication of metal gated FinFETs through complete gate

silicidation with Ni," *IEEE Trans. Electron Devices*, vol. 51, no. 12, pp. 2115–2120, Dec. 2004.

- [3.8] K. Hosaka, T. Kurahashi, K. Kawamura, T. Aoyama, Y. Mishima, K. Suzuki, S. Sato, "A comprehensive study of fully-silicided gates to achieve wide-range work function differences (0.91 eV) for high-performance CMOS devices," in *Symp. VLSI Tech. Dig.*, 2004, pp. 66–67.
- [3.9] H. Y. Yu, S. Z. Chang, A. Veloso, A. Lauwers, C. Adelmann, B. Onsia, S. Van Elshocht, R. Singanamalla, M. Demand, R. Vos, T. Kauerauf, S. Brus, X. Shi, S. Kubicek, C. Vrancken, P. Mitsuhashi, P. Lehnen, J. Kittl, M. Niwa, K. M. Yin, T. Hoffmann, S. Degendt, M. Jurczak, P. Absil, S. Biesemans, "Low Vt Ni-FUSI CMOS Technology using a DyO cap layer with either single or dual Ni-phases," in *Symp. VLSI Tech. Dig.*, 2007, pp. 18 19.
- [3.10] M. Copel, R. P. Pezzi, and C. Cabral, "Interfacial segregation of dopants in fully silicided metal-oxide-semiconductor gates," *Appl. Phys. Lett.*, vol. 86, p. 251904, 2005
- [3.11] Kuan-Lun Cheng, C. C. Wu, Y. P. Wang, Da-Wen Lin, C. M. Chu, Y. Y. Tarng, S. Y. Lu, S. J. Yang, M. H. Hsieh, C. M. Liu, S. P. Fu, J. H. Chen, C. T. Lin, W. Y. Lien, H. Y. Huang, P. W. Wang, H. H. Lin, D. Y. Lee, M. J. Huang, C. F. Nieh, L. T. Lin, C. C. Chen, W. Chang, Y. H. Chiu, M. Y. Wang, C. H. Yeh, F. C. Chen, C. M. Wu, Y. H. Chang, S. C. Wang, H. C. Hsieh, M. D. Lei, K. Goto, H. J. Tao, M. Cao, H. C. Tuan, C. H. Diaz, and Y. J. Mii, "A Highly Scaled, High Performance 45nm Bulk Logic CMOS Technology with 0.242 μm2 SRAM Cell," in *IEDM Tech. Dig.*, 2007, pp. 243–246
- [3.12] C. H. Chen, T. L. Lee, T. H. Hou, C. L. Chen, C. C. Chen, J. W. Hsu,
   K. L. Cheng, Y. H. Chiu, H. J. Tao, Y. Jin, and C. H. Diaz, S. C. Chen,
   M.-S. Liang, "Stress memorization technique (SMT) by selectively
   strained-nitride capping for sub-65 nm high-performance
   strained-Si device application," in *Symp. VLSI Tech. Dig.*, 2004, pp.

56-57.

Y. M. Sheu, S. J. Yang, C. C. Wang, C. S. Chang, L. P. Huang, T. Y. Huang, M. J. Chen, and C. H. Diaz, "Modeling mechanical stress effect on dopant diffusion in scaled MOSFETs," *IEEE Trans. Electron Devices*, vol. 52, no. 1, pp. 30–38, Jan. 2005.

- [4.1] M. C. Ozturk, N. Pesovic, I. Kang, J. Liu, H. Mo, and S. Gannavaram, "Ultra-shallow source/drain junctions for nanoscale CMOS using selective silicon-germanium technology," in *Proc. Int. Workshop Junction Technol.*, vol. 77, 2001, pp. 5–1–1–5–1–6.
- [4.2] T. Ghani, M. Armstrong, C. Auth, M. Bost, P. Charvat, G. Glass, T. Hoffmann, K. Johnson, C. Kenyon, J. Klaus, B. McIntyre, K. Mistry, A. Murthy, J. Sandford, M. Silberstein, S. Sivakumar, P. Smith, K. Zawadzki, S. Thompson, and M. Bohr, "A 90 nm high volume manufacturing logic technology featuring novel 45 nm gate length strained silicon CMOS transistors," in *IEDM Tech. Dig.*, 2003, pp. 978–980.
- [4.3] S.E. Thompson, M. Armstrong, C. Auth, S. Cea, R. Chau, G. Glass, T. Hoffman, J. Klaus, Z. Ma, B. Mcintyre, A. Murthy, B. Obradovic, L. Shifren, S. Sivakumar, S. Tyagi, T. Ghani, K. Mistry, M. Bohr, and Y. El-Mansy, "A logic nanotechnology featuring strained-silicon," *IEEE Electron Device Lett.*, vol. 25, no. 4, pp. 191–193, Apr. 2004.
- P. R. Chidambaram, B. A. Smith, L. H. Hall, H. Bu, S. Chakravarthi,
  Y. Kim, A. V. Samoilov, A. T. Kim, P. J. Jones, R. B. Irwin, M. J. Kim,
  A. L. P. Rotondaro, C. F. Machala and D. T. Grider, "35% drive current improvement from recessed–SiGe drain extensions on 37 nm gate length PMOS," in *VLSI Symp. Tech. Dig.*, 2004, pp. 48–49.
- [4.5] S. E. Thompson, M. Armstrong, C. Auth, M. Alavi, M. Buehler, R. Chau, S. Cea, T. Ghani, G. Glass, T. Hoffman, C.-H. Jan, C. Kenyon, J. Klaus, K. Kuhn, Ma Zhiyong, B. Mcintyre, K.Mistry, A. Murthy, B. Obradovic, R. Nagisetty, Phi Nguyen, S. Sivakumar, R. Shaheed, L.

Shifren, B. Tufts, S. Tyagi, M. Bohr, and Y. El-Mansy, "A 90-nm logic technology featuring strained-silicon," *IEEE Trans. Electron Devices*, vol. 51, no. 11, pp. 1790–1797, 2004.

- [4.6] H.Ohta, Y.Kim, Y.Shimamune, T.Sakuma, A.Hatada, A.Katakami, T.Soeda, K.Kawamura, H.Kokura, H.Morioka, T.Watanabe, J.Oh, Y.Hayami, J.Ogura, M.Tajima, T.Mori, N.Tamura, M.Kojima and K.Hashimoto, "High performance 30 nm gate bulk CMOS for 45 nm node with Σ –shaped SiGe–SD," in *IEDM Tech. Dig.*, 2005, pp. 10.6.1–10.6.4
- [4.7] J.-P. Han, H. Utomo, L. W. Teo, N. Rovedo, Z. Luo, R. Krishnasamy, R. Stierstorfer, Y.F. Chong, S. Fang, H. Ng, J. Holt, T. N. Adam, J. Kempisty, A. Gutmann, D. Schepis, S. Mishra, H. Zhuang, J. J. Kim, J. Li, R. Murphy, R. Davis, B. St. Lawrence, A. Madan, A. Turansky, L. Burns, R. Loesing, S.-D. Kim, R. Lindsay, G. Chiulli, R. Amos, M. Hierlemann, D. Shum, J. H. Ku, J. Sudijono, M. Ieong, "Novel enhanced stressor with graded embedded SiGe source/drain for high performance CMOS devices," in *IEDM Tech. Dig.*, 2006, pp. 3.1.1–3.1.4.
- [4.8] S. Narasimha, K. Onishi, H. M. Nayfeh, A. Waite, M. Weybright, J. Johnson, C. Fonseca, D. Corliss, C. Robinson, M. Crouse, D. Yang, C-H.J. Wu, A. Gabor, T. Adam, I. Ahsan, M. Belyansky, L. Black, S. Butt, J. Cheng, A. Chou, G. Costrini, C. Dimitrakopoulos, A. Domenicucci, P. Fisher, A. Frye, S. Gates, S. Greco, S. Grunow, M. Hargrove, J. Holt, S-J. Jeng, M. Kelling, B. Kim, W. Landers, G. Larosa, D. Lea, M.H. Lee, X. Liu, N. Lustig, A. McKnight, L. Nicholson, D. Nielsen, K. Nummy, V. Ontalus, C. Ouyang, X. Ouyang, C. Prindle, R. Pal, W. Rausch, D. Restaino, C. Sheraw, J. Sim, A. Simon, T. Standaert, C.Y. Sung, K. Tabakman, C. Tian, R. Van Den Nieuwenhuizen, H. Van Meer, A. Vayshenker, D. Wehella-Gamage, J. Werking, R. C. Wong, J. Yu, S. Wu, R. Augur, D. Brown, X. Chen, D. Edelstein, A. Grill, M. Khare, Y. Li, S. Luning,

J. Norum, S. Sankaran, D. Schepis, R. Wachnik, R. Wise, C. Wann, T. Ivers, P. Agnello, "High performance 45–nm SOI technology with enhanced strain, porous low–k BEOL, and immersion lithography," in *IEDM Tech. Dig.*, 2006, pp. 27.3.1–27.3.4.

- [4.9] N. Yasutake, A. Azuma, T. Ishida, N. Kusunoki, S. Mori, H. Itokawa,
  I. Mzushima, S. Okamoto, T. Morooka, N. Aoki, S. Kawanaka, S.
  Inaba, and Y. Toyoshima, "Record-high performance 32 nm node
  pMOSFET with advanced two-step recessed SiGe-S/D and stress
  liner technology," in VLSI Tech. Dig., 2007, pp. 48–49.
- [4.10] O. Weber, T. Irisawa, T. Numata, M. Harada, N. Taoka, Y. Yamashita, T. Yamamoto, N. Sugiyama, M. Takenaka, and S. Takagi, "Examination of additive mobility enhancements for uniaxial stress combined with biaxially strained Si, biaxially strained SiGe and Ge channel MOSFETs," in *IEDM Tech. Dig.*, 2007, pp. 719–722.
- [4.11] C. Auth, A. Cappellani, J.-S. Chun, A. Dalis, A. Davis, T. Ghani, G. Glass, T. Glassman, M. Harper, M. Hattendorf, P. Hentges, S. Jaloviar, S. Joshi, J. Klaus, K. Kuhn, D. Lavric, M. Lu, H. Mariappan, K. Mistry, B. Norris, N. Rahhal-orabi, P. Ranade, J. Sandford, L. Shifren, V. Souw, K. Tone, F. Tambwe, A. Thompson, D. Towner, T. Troeger, P. Vandervoorn, C. Wallace, J. Wiedemer, and C. Wiegand, "45 nm high-k + metal gate strain-enhanced transistors," in VLSI Symp. Tech. Dig., June 2008, pp. 128–129.
- [4.12] C.-H. Jan, P. Bai, S. Biswas, M. Buehler, Z.-P. Chen, G. Curello, S. Gannavaram, W. Hafez, J. He, J. Hicks, U. Jalan, N. Lazo, J. Lin, N. Lindert, C. Litteken, M. Jones, M. Kang, K. Komeyli, A. Mezhiba, S. Naskar, S. Olson, J. Park, R. Parker, L. Pei, I. Post, N. Pradhan, C. Prasad, M. Prince, J. Rizk, G. Sacks, H. Tashiro, D. Towner, C. Tsai, Y. Wang, L. Yang, J.-Y. Yeh, J. Yip, K. Mistry, "A 45nm low power system-on-chip technology with dual gate (Logic and I/O) high-k/metal gate strained silicon transistors," in *IEDM Tech. Dig.*, 2008, pp. 637-640.

- [4.13] P. Packan, S. Akbar, M. Armstrong, D. Bergstrom, M. Brazier, H. Deshpande, K. Dev, G. Ding, T. Ghani, O. Golonzka, W. Han, J. He, R. Heussner, R. James, J. Jopling, C. Kenyon, S-H. Lee, M. Liu, S. Lodha, B. Mattis, A. Murthy, L. Neiberg, J. Neirynck, S. Pae, C. Parker, L. Pipes, J. Sebastian, J. Seiple, B. Sell, A. Sharma, S. Sivakumar, B. Song, A. St. Amour, K. Tone, T. Troeger, C. Weber, K. Zhang, Y. Luo, and S. Natarajan, "High Performance 32nm Logic Technology Featuring 2nd Generation High-k + Metal Gate Transistors," in *IEDM Tech. Dig.*, 2009, pp. 659–662.
- [4.14] Tsutomu Sato, Nobutoshi Aoki, Ichiro Mizushima, and Yoshitaka Tsunashima, "A new substrate engineering for the formation of empty space in silicon (ESS) induced by silicon surface migration," in IEDM Tech. Dig., 1999, pp. 517–520.
- [4.15] [14] H. Kuribayashi, R. Hiruta, R. Shimizu, K. Sudoh, and H. Iwasaki, " Investigation of shape transformation of silicon trenches during hydrogen annealing," *Jpn. J. Appl. Phys.*, vol. 43, No. 4A, pp. L468–L470, 2004.
- [4.16] M.-C. M. Lee and M. C. Wu, "Thermal annealing in hydrogen for 3-D profile transformation on silicon-on-insulator and sidewall roughness reduction," J. Microelectromech. Syst., vol. 15, no. 2, pp. 338–343, Apr. 2006.
- [4.17] Da-Wen Lin, Ming-Lung Cheng, Shyh-Wei Wang, Chung-Cheng Wu, and Ming-Jer Chen, "A constant-mobility method to enable MOSFET series-resistance extraction," *IEEE Electron Device Lett.*, vol. EDL-28, no. 12 pp. 1132–1134, Dec. 2007.
- [4.18] Da-Wen Lin, Ming-Lung Cheng, Shyh-Wei Wang, Chung-Cheng Wu, and Ming-Jer Chen, "A novel method of MOSFET series resistance extraction featuring constant mobility criteria and mobility universality," *IEEE Trans. Electron Devices*, vol. 57, no. 4, pp. 890–897, 2010.
- [5.1] Bin Yu, Clement H. J. Wann, Edward D. Nowak, Kenji Noda, and Chenming Hu, "Short-Channel Effect Improved by Lateral Channel-Engineering in Deep-Submicronmeter MOSFET's," IEEE Trans. Electron Devices, vol. 44, no.4, pp. 627–634, Apr. 1997.
- [5.2] S. Thompson, P. Packan, and M. Bohr, "MOS scaling: Transistor challenges for the 21st century," *Intel Technol. J.*, 3rd quarter 1998.
- [5.3] B. Cheng, A. Inani, V. R. Rao, and J. C. S. Woo, "Channel engineering for high speed sub-1.0 V power supply deep sub-micron CMOS, Technical digest," in VLSI Tech. symp., pp. 69–70, 1999.
- [5.4] H. Wakabayashi, M. Ueki, M. Narihiro, T. Fukai, N. Ikezawa, T. Matsuda, K. Yoshida, K. Takeuchi, Y. Ochiai, T. Mogami, and T. Kunio, "45-nm gate length CMOS technology and beyond using steep halo," in *IEDM Tech. Dig.*, 2000, pp. 49–52.
- [5.5] S. Thompson, M. Alavi, R. Arghavani, A. Brand, R. Bigwood, J. Brandenburg, B. Crew, V. Dubin, M. Hussein, P. Jacob, C. Kenyon, E. Lee, B. Mcintyre, Z. Ma, P. Moon, P. Nguyen, M. Prince, R. Schweinfurth, S. Sivakumar, P. Smith, M. Stettler, S.Tyagi, M. Wei1, J. Xu, S. Yang and M. Bohr, "An Enhanced 130 nm Generation Logic Technology Featuring 60 nm Transistors Optimized for High Performance and Low Power at 0.7 1.4 V," in *IEDM Tech. Dig.*, 2001, pp. 257–260.
- [5.6] Y. Taur, "CMOS design near the limit of scaling," *IBM J. Res. & Dev.*, vol. 46, no. 2/3, Mar./May pp. 213–222, 2002.
- [5.7] L. Chang, Y.-K. Choi, D. Ha, P. Ranade, S. Xiong, J. Bokor, C. Hu, and T.-J. King, "Extremely scaled silicon Nano-CMOS devices," *Proc. IEEE*, vol. 91, no. 11, pp. 1860–1873, Nov. 2003.
- [5.8] K. Roy, S. Mukhopadhyay, and H. Mahmoodi-Meimand. "Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits," in *Proc. IEEE*, pp. 305–327, Feb. 2003.

- [5.9] F. Fallah and M. Pedram, "Standby and active leakage current control and minimization in CMOS VLSI circuits," *IEICE Trans. on Electronics*, Special Section on Low–Power LSI and Low–Power IP, Vol. E88–C, No. 4, 2005, pp. 509–519.
- [5.10] A. Chaudhry and M. J. Kumar, "Controlling short-channel effects in deep submicron SOI MOSFET's for improved reliability: a review," *IEEE Trans. Device Mater. Rel.*, vol. 4, pp. 99–109, Mar. 2004.
- [5.11] Y. Taur and Tak H. Ning, *Fundamentals of Modern VLSI Devices*.Cambridge, U.K.: Cambridge University Press, 1998, ch. 3
- [5.12] A. Godoy, J. A. Lopez-Villanueva, J. A. Jimenez-Tejada, A. Palma, and F. Gamiz. "A Simple Subthreshold Swing Model for Short Channel MOSFETs," *Solid–State Electron.*,vol. 45, pp. 391–397, 2001.
- [5.13] M.-J. Caturla, T. Diaz de la Rubia, L. A. Marques, and G. H. Gilmer, "Ion-beam processing of silicon at keV energies: A molecular dynamics study," *Phys. Rev. B*, vol. 54, no. 23, pp. 16 683–16 695, Dec. 1996.
- [5.14] M. J. Goeckner, S. B. Felch, Z. Fang, D. Lenoble, J. Galvier, A. Grouillet, G. C.-F. Yeap, D. Bang, and M.-R. Lin, "Plasma doping for shallow junctions," *J. Vac. Sci. Technol. B*, vol. 17, pp. 2290–2293, 1999.
- [5.15] Lourdes Pelaz, Luis A. Marques, Maria Aboy, and Juan Barbolla,
  "Atomistic modeling of amorphization and recrystallization in silicon," *Appl. Phys. Lett.*, vol. 82, no.13, pp. 2038–2040, 2003.
- Y. Sasaki, C. G. Jin, H. Tamura, B. Mizuno, R. Higaki, T. Satoh, K. Majima, H. Sauddin, K. Takagi, S. Ohmi, K. Tsutsui, and H. Iwai, "B<sub>2</sub>H<sub>6</sub> Plasma Dopong with In-situ He Pre-amorphization," in *VLSI Tech. symp.*, pp. 180–181, 2004.
- [5.17] K. R. C. Mok, F. Benistant, M. Jaraiz, J. E. Rubio, P. Castrillo, R.
  Pinacho, and M. P. Srinivasan, "Comprehensive model of damage accumulation in silicon," *J. Appl. Phys.*, vol. 103, p. 014911, 2008
- [5.18] M. H. Na, E. J. Nowak, W. Haensch, and J. Cai, "The effective drive

current in CMOS inverters," in IEDM Tech. Dig., 2002, pp. 121-124.

- [5.19] Kuan-Lun Cheng, C. C. Wu, Y. P. Wang, Da-Wen Lin, C. M. Chu, Y. Y. Tarng, S. Y. Lu, S. J. Yang, M. H. Hsieh, C. M. Liu, S. P. Fu, J. H. Chen, C. T. Lin, W. Y. Lien, H. Y. Huang, P. W. Wang, H. H. Lin, D. Y. Lee, M. J. Huang, C. F. Nieh, L. T. Lin, C. C. Chen, W. Chang, Y. H. Chiu, M. Y. Wang, C. H. Yeh, F. C. Chen, C. M. Wu, Y. H. Chang, S. C. Wang, H. C. Hsieh, M. D. Lei, K. Goto, H. J. Tao, M. Cao, H. C. Tuan, C. H. Diaz, and Y. J. Mii, "A Highly Scaled, High Performance 45nm Bulk Logic CMOS Technology with 0.242 μm<sup>2</sup> SRAM Cell," in *IEDM Tech. Dig.*, 2007, pp. 243–246.
- [5.20] K. C. Ku, C. F. Nieh, J. Gong, L. P. Huang, Y. M. Sheu, C. C. Wang, C. H. Chen, H. Chang, L. T. Wang, T. L. Lee, S. C. Chen, and M. S. Liang, "Effects of germanium and carbon coimplants on phosphorus diffusion in silicon," *Appl. Phys. Lett.*, vol. 89, pp. 112104.1 112104.3, 2006.
- [5.21] Luis A. Marques, Lourdes Pelaz, and Ivan Santos, "Characterization of octadecaborane implantation into Si using molecular dynamics," *Phys. Rev. B*, vol. 74, pp. 201201.1–201201.4, 2006.
- [5.22] T. Aoyama, S. Umisedo, N. Hamamoto, T. Nagayama, and M. Tanjo, "Advantageous decaborance ion implantation for ultra – shallow junction of PMOSFETs compared with boron monomer implantation into germanium preamorphized layer," in *Proc. Int. Workshop Junction Technol.*, 2006, pp. 88 – 91
- [5.23] Da-Wen Lin, Ming-Lung Cheng, Shyh-Wei Wang, Chung-Cheng
  Wu, and Ming-Jer Chen, "A constant-mobility method to enable
  MOSFET series-resistance extraction," *IEEE Electron Device Lett.*, vol.
  EDL-28, no. 12 pp. 1132–1134, Dec. 2007.

## 學經歷表 Vita

| 姓名/Name :   | 林大文 Da-Wen Lin     | 性别: 男      |
|-------------|--------------------|------------|
| 生日/DOB :    | 1974/02/10         | 籍貫: 台中縣    |
| 地址/Address: | 300 新竹市 東區 高翠路 173 | 巷 2 弄 32 號 |
|             |                    |            |

### 學歷/Education:

| 國立台中第一高級中學                                             | 1989.9-1992.6  |  |  |  |
|--------------------------------------------------------|----------------|--|--|--|
| National Taichung First Senior High School             |                |  |  |  |
| 國立交通大學電子工程學系                                           | 1992.9-1996.6  |  |  |  |
| Dept. of Electronics Engineering, NCTU                 |                |  |  |  |
| 國立交通大學電子工程研究所碩士班                                       | 1996.9-1998.6  |  |  |  |
| Master Program, Dept. of Electronics Engineering, NCTU |                |  |  |  |
| 國立交通大學電子工程研究所博士班                                       | 2003.9-2010.11 |  |  |  |
| Ph. D., Dept. of Electronics Engineering, NCTU         |                |  |  |  |

| <b>經歷/Experience:</b><br>陸軍 少尉 | 1896               | 1998.7-2000.4    |
|--------------------------------|--------------------|------------------|
| sub-lieutenant                 |                    |                  |
| 台灣積體電路製造股份有1                   | 限公司 工程師            | 2000.4-          |
| Engineer, Taiwan Semico        | nductor Manufactur | ing Company Ltd. |

#### 榮譽 Honor:

斐陶斐榮譽獎 Phi Tau Phi Scholastic Honor

#### 博士論文題目/Ph. D. Dissertation:

奈米尺寸金氧半場效電晶體之重要製程開發 Key Process Development in Nano-scale MOSFETs Manufacturing

### **Da-Wen Lin's Publication List**

- Yu-Lin Chu, <u>Da-Wen Lin</u>, Ching-Yuan Wu, "New charge-pumping technique for profiling the interface-states and oxide-trapped charges in MOSFET's," *IEEE Trans. Electron Devices*, Vol. 47, no. 2, pp. 348-353, 2000.
- (2) C.C. Wu, Y.K. Leung, C.S. Chang, M.H. Tsai, H.T. Huang, <u>D.W. Lin</u>, Y.M. Sheu, C.H. Hsieh, W.J. Liang, L.K. Han, W.M. Chen, S.Z. Chang, S.Y. Wu, S.S. Lin, H.C. Lin, C.H. Wang, P.W. Wang T.L. Lee, C.Y. Fu, C. W. Chang, S.C. Chen, S.M. Jang, S.L. Shue, H.T. Lin, Y.C. See, Y.J. Mii, C.H.Diaz, Bum J. Lin, M.S. Liang, Y.C. Sun, "A 90-nm CMOS device technology with high-speed, general-purpose, and low-leakage transistors for system on chip applications," in *IEDM Tech. Dig.*, 2002, pp. 65–68
- (3) Fu-Liang Yang, Hou-Yu Chen, Chien-Chao Huang, Chun-Hu Ge, Ke-Wei Su, Cheng-Chuan Huang, Chang-Yun Chang, <u>Da-Wen Lin</u>, Chung-Cheng Wu, Jaw-Kang Ho, Wen-Chin Lee, Yee-Chia Yeo, Diaz, C.H., Mong-Song Liang, Sun, J.Y.-C., Chenming Hu, "Strained FIP-SOI (finFET/FD/PD-SOI) for sub-65 nm CMOS scaling," in *VLSI Symp*. *Tech. Dig.*, 2003, pp. 137–138.
- (4) <u>Da-Wen Lin</u>, M. L. Cheng, S. W. Wang, C. C. Wu, and M. J. Chen, "A constant-mobility method to enable MOSFET series-resistance extraction," *IEEE Electron Device Lett.*, vol. EDL-28, no. 12, pp. 1132-1134, Dec. 2007.
- (5) Kuan-Lun Cheng, C. C. Wu, Y. P. Wang, <u>D. W. Lin</u>, C. M. Chu, Y. Y. Tarng, S. Y. Lu, S. J. Yang, M. H. Hsieh, C. M. Liu, S. P. Fu, J. H. Chen, C. T. Lin, W. Y. Lien, H. Y. Huang, P. W. Wang, H. H. Lin, D. Y. Lee, M. J. Huang, C. F. Nieh, L. T. Lin, C. C. Chen, W. Chang, Y. H. Chiu, M. Y. Wang, C. H. Yeh, F. C. Chen, C. M. Wu, Y. H. Chang, S. C. Wang, H. C. Hsieh, M. D. Lei, K. Goto, H. J. Tao, M. Cao, H. C. Tuan, C. H. Diaz, and Y. J. Mii, "A Highly Scaled, High Performance 45nm Bulk Logic

CMOS Technology with 0.242  $\mu$ m<sup>2</sup> SRAM Cell," in *IEDM Tech. Dig.*, 2007, pp. 243–246.

- (6) <u>Da-Wen Lin</u>, Maureen Wang, Ming-Lung Cheng, Yi-Ming Sheu, Bennet Tarng, Che-Min Chu, Chun-Wen Nieh, Chia-Ping Lo, Wen-Chi Tsai, Rachel Lin, Shyh-Wei Wang, Kuan-Lun Cheng, Chii-Ming Wu, Ming-Ta Lei, Chung-Cheng Wu, Carlos H. Diaz, Ming-Jer Chen, "A Millisecond-Anneal-Assisted Selective Fully Silicided (FUSI) Gate Process," *IEEE Electron Device Lett.*, vol. EDL-29, no. 9, pp. 998-1000, Sept. 2008.
- (7) <u>Da-Wen Lin</u>, Ming-Lung Cheng, Shyh-Wei Wang, Chung-Cheng Wu, and Ming-Jer Chen, "A Novel Method of MOSFET Series Resistance Extraction Featuring Constant Mobility Criteria and Mobility Universality," *IEEE Trans. Electron Devices*, vol. 57, no. 4, pp. 890-897, Apr. 2010.
- (8) <u>Da-Wen Lin</u>, Chien-Liang Chen, Ming-Jer Chen, and Chung-Cheng Wu, "An Extreme Surface Proximity Push for Embedded SiGe in pMOSFETs Featuring Self-Aligned Silicon Reflow," *IEEE Electron Device Lett.*, vol. EDL-31, no. 9, pp. 924-926, Sept. 2010.
- (9) C.C. Wu, <u>D.W. Lin</u>, A. Keshavarzi, C.H. Huang, C.T. Chan, C.H. Tseng, C.L. Chen, C.Y. Hsieh, K.Y. Wong, M.L. Cheng, T.H. Li, Y.C. Lin, L.Y. Yang, C.P. Lin, C.S. Hou, H.C. Lin, J.L. Yang, K.F. Yu, M.J. Chen, T.H. Hsieh, Y.C. Peng, C.H. Chou, C.J. Lee, C.W. Huang, C.Y. Lu, F.K. Yang, H.K. Chen, L.W. Weng, P.C. Yen, S.H. Wang, S.W. Chang, S.W. Chuang, T.C. Gan, T.L. Wu, T.Y. Lee, W.S. Huang, Y.J. Huang, Y.W. Tseng, C.M. Wu, Eric Ou-Yang, K.Y. Hsu, L.T. Lin, S.B. Wang, T.M. Kwok, C.C. Su, C.H. Tsai, M.J. Huang, H.M. Lin, A.S. Chang, S.H. Liao, L.S. Chen, J.H. Chen, P.S. Lim, X.F. YU, S.Y. Ku, Y.B. Lee, P.C. Hsieh, P.W. Wang, Y.H. Chiu, S.S. Lin, H.J. Tao, M. Cao, Y.J. Mii, "High Performance 22/20nm FinFET CMOS Devices with Advanced High-K/Metal Gate Scheme," accepted and to be published in *IEDM Tech. Dig.*, 2010.

# U.S. Patent (issued, by year)

- <u>Da-Wen Lin</u>, Yi-Ming Sheu, and Ying-Keung Leung. "Recessed gate structure with reduced current leakage and overlap capacitance." U.S. Patent 7 012 014, Dec 4, 2003.
- Yo-Sheng Lin, Yi-Ming Sheu, <u>Da-Wen Lin</u>, and Chi-Hsun Hsieh.
  "Planarizing method for fabricating gate electrodes." U.S. Patent 6 670 226, Mar 8, 2002.
- (3) <u>Da-Wen Lin</u>, Ying-Shiou Lin, Shyh-Wei Wang, Li-Ping Huang, Ying-Keung Leung, and Carlos H. Diaz. "Gated diode with non-planar source region." U.S. Patent 7 732 877, Apr 2, 2007.
- (4) Yi-Ming Sheu, <u>Da-Wen Lin</u>, Cheng-Ku Chen, Po-Ying Yeh, Shi-Shung Peng, and Chung-Cheng Wu. "Narrow width effect improvement with photoresist plug process and STI corner ion implantation." U.S. Patent 7 071 515, Jul 14, 2003.
- (5) Zhen-Cheng Wu, Hung Chun Tsai, <u>Da-Wen Lin</u>, Weng Chang, Shwang-Ming Cheng, and Mong Song Liang. "Silicon oxycarbide and silicon carbonitride based materials for MOS devices." U.S. Patent 7 115 974, Jul 21, 2004.
- (6) Yi-Ming Sheu, Yi-Ling Chan, <u>Da-Wen Lin</u>, Wan-Yih Lien, and Carlos H. Diaz. "Damascene gate electrode method for fabricating field effect transistor (fet) device with ion implanted lightly doped extension regions." U.S. Patent 6 673 683, Nov 7, 2002.