

Available online at www.sciencedirect.com





Microelectronic Engineering 84 (2007) 1898-1901

www.elsevier.com/locate/mee

# Improvements of ozone surface treatment on the electrical characteristics and reliability in HfO<sub>2</sub> gate stacks

Shih-Chang Chen<sup>a,\*</sup>, Yung-Yu Chen<sup>b</sup>, Yu-Tzu Chang<sup>a</sup>, Jen-Chung Lou<sup>a</sup>, Kon-Tsu Kin<sup>c</sup>, Chao-Hsin Chien<sup>a</sup>

<sup>a</sup>Institute of Electronics, National Chiao-Tung University, Hsinchu 300, TAIWAN <sup>b</sup>Computer Science and Information Engineering, Yuanpei University, Hsinchu 300, TAIWAN <sup>c</sup>Energy and Environment Research Laboratories, Industrial Technology Research Institute, Chutung 310, TAIWAN

#### Abstract

In this study, we improved the interfacial properties of high- $\kappa$  gate stacks with the surface treatment of ozonated water prior to deposition of hafnium oxide (HfO<sub>2</sub>). We demonstrated that the Ozone-oxide improved the electrical properties of the HfO<sub>2</sub> gate stack interface in terms of its smoother interface, lower leakage current density, narrower hysteresis width, superior charge trapping effect, and reliability. From these experimental results, we believe that treatment with ozone is an efficient method for the preparation of high-quality interfaces between HfO<sub>2</sub> and silicon surfaces.

Keywords: high-k; ozone; surface treatment; charge trapping; reliability.

# 1. Introduction

Direct deposition of high-permittivity (high- $\kappa$ ) dielectrics on silicon surface will inevitably deteriorate device performances and reliability characteristics [1]. Therefore, surface treatments prior to high- $\kappa$  deposition are considered to be necessary in order to enhance the capabilities of high- $\kappa$  gate stack. Treatment with ozonated water has

been utilized to deposit ultrathin oxide layers (<10 Å) at low temperatures (nearly room temperature) [2]. The growth of the ozonic oxide occurs in a layer-by-layer manner, with a thinner transition layer. [3]. The ozonic oxide is homogeneous from the surface to the interface, unlike corresponding thermal oxide layers [3]. Moreover, the density of an ozonic oxide is, however, comparable to that of a thick thermal oxide [3]. Our aim for this experiment was to use ozonated water treatment to improve the quality of HfO<sub>2</sub>/Si interface. Furthermore, we also systematically investigated the trapping effects and reliability in ozone pre-treated HfO<sub>2</sub>.

<sup>\*</sup> Corresponding author. Tel.:+ 886 3 5712121 ext.54184; fax: + 886 3 5724361

*E-mail address*:scchen.ee92g@nctu.edu.tw (Shih-Chang Chen)

## 2. Experimental

After standard RCA processes, the p-type (100) silicon wafers were treated using ozone oxidation (Ozone), rapid thermal oxidation (RTO, 800 °C), and ammonia nitridation (NH<sub>3</sub>, 800 °C, furnace). Diluted ozonated water was used to grow an ultrathin ozonic oxide at room temperature (ca. 7-8 Å, measured by ellipsometer). Thin SiO<sub>2</sub> layer (ca. 10 Å ) and thin oxynitride layer (ca. 10 Å) grew in RTO and NH<sub>3</sub> nitridation, respectively. After each of these surface treatments, a 55Å-thick HfO<sub>2</sub> layer was deposited at 500 °C using an MOCVD system, followed by hightemperature post-deposition annealing (PDA) at 600 °C in a nitrogen ambient for 30 s. Aluminum metal, which served as the gate electrode, was created using a thermal evaporation system. After the gate electrodes had been patterned and the contact holes etched, metallization and backside contact were performed, followed by sintering at 450 °C.

### 3. Results and discussion

Fig. 1 displays the growth rates of the ozonemediated oxide as a function of the concentration of ozone in the water. The ozone-mediated oxidation revealed a specific property of self-limited growth, which provided an ultrathin surface oxide (<10 Å) that was a necessary requirement prior to high- $\kappa$ dielectric deposition; not only was this oxide ultrathin, it was also of high quality.



Fig. 1. Growth curves of ozone-mediated oxides plotted as a function of the concentration of ozone in water.

In Fig. 2, from comparisons of the etching rate we observe a high film density of the ozone-mediated oxide because of the extremely low etching rate near the  $SiO_2/Si$  interface. This superior film density originated from the layer-by-layer growth of the ozone-mediated oxidation process [3].



Fig. 2. Comparison of the etching rates at HF:H2O = 1:500 of the ozone-mediated oxide to that of the chemical oxide formed by RCA cleaning without HF-last.

Fig. 3 presents a high-resolution TEM image in which we observe a thin Ozone-SiO<sub>2</sub> layer (< 10 Å) and smooth ozone-SiO<sub>2</sub>/Si and HfO<sub>2</sub>/Ozone-SiO<sub>2</sub> interfaces. We can observe that the Ozone-SiO<sub>2</sub> layer remained amorphous after PDA at 600 °C.



Fig. 3. HRTEM image of the ozone-treated HfO2 after PDA at 600 °C.

Appropriate surface treatment prior to high- $\kappa$  deposition is necessary to improve the high- $\kappa$ /Si interface characteristics. Fig. 4 demonstrates the effects of surface treatments on the leakage current density of 600 °C - PDA HfO<sub>2</sub>. Both NH<sub>3</sub> and Ozone treatment suppressed leakage current of the stacked gate dielectric relative to that of a sample that was not subjected to surface treatment. The lower leakage current of ozone treatment is considered to be partial due to the formation of smoother interfaces [4].



Fig. 4. Leakage current density of  $HfO_2$  gate stacks with respect to the various surface treatment processes.

Although surface nitridation also reduced the gate leakage current, degradation of the interfacial properties was inevitable; for example, C-V deterioration is apparent for the NH<sub>3</sub>-treated sample in Fig. 5. The significant negative C-V shift indicates that positive charges arising from the interfacial Si-N layer after surface nitridation [5]. On the other hand, both the RTO- and Ozone-treated samples exhibited negligible interfacial reactions and  $V_{\text{FB}}$  shifts, demonstrating that surface oxidation provided interfaces that were superior to those formed after surface nitridation. Fig. 6 displays the hysteresis curves of the various samples. The sample that had not been subjected to surface treatment and that which had been subjected to NH<sub>3</sub>-mediated nitridation both exhibited large degrees of hysteresis, which were enhanced slightly further after hightemperature PDA. Fortunately, surface oxidation resulted in excellent hysteresis behaviors. Especially, Ozone-treated sample the exhibited almost hysteresis-free feature.



Fig. 5. C-V characteristics of  $HfO_2$  stacked gate dielectrics with respect to various surface treatment processes.



Fig. 6. Hysteresis curves obtained with respect to the various surface treatment processes.

Charge trapping phenomena in high- $\kappa$  dielectrics will have great influences on the electrical characteristics and reliabilities of MOSFETs devices [6]. Fig. 7 and Fig. 8 demonstrated the influences of surface treatments on charge trapping effect. We observe that each of the surface treatment processes improved the value of  $\Delta V_{FB}$ . In particular, treatment with ozone provided excellent experimental results, which we attribute to the superior interfacial quality that ascribing to the layer-by-layer and homogeneous growth from the surface to the interface. Furthermore, the Ozone-treated sample exhibited the lowest trapping effects, consistent with the its improved interfacial properties and lower value of  $\Delta V_{FB}$ , The results demonstrated that a superior interfacial quality of ozone-mediated oxide can efficiently



improve the charge trapping effect in such high- $\!\kappa$  gate stack.

Fig. 7. Plots of  $\Delta V_{FB}$  under a CVS of -3.8 V with respect to the various surface treatment processes.



Fig. 8. Charge trapping effects plotted with respect to the various surface treatment processes.

In addition, the reliability was investigated through the behaviors of time-dependent dielectric breakdown (TDDB) in Fig. 9. After surface treatment, the interface qualities improved to enhance the device reliabilities, with the Ozone-treated sample exhibiting superior performance in this TDDB investigation relative to those of the other surface-treated samples. These reasonable experimental results were not only consistent with the other electrical characteristics but also explain that less charge trapping in the ozone surface treatment can effectively improve the reliability characteristics.



Fig. 9. Investigations of reliability obtained in TDDB measurements with respect to the various surface treatment processes.

#### 4. Conclusions

In this study, we systematically investigated the basic properties of ozone-mediated oxide growth. The low temperature (RT) employed, the slow growth rate, and the self-limiting growth process all provided an ultrathin oxide (<10 Å) of high density and excellent quality, which can be utilized to improve the properties of the HfO<sub>2</sub>/Si interface. The ozone-treated samples exhibited better interfacial properties, a smaller leakage current, negligible hysteresis, lower charge trapping effects and excellent dielectric reliability than did the NH<sub>3</sub> and RTO surface-treated systems. Consequently, this technique should be considered when attempting to improve the interfacial properties between high- $\kappa$  dielectrics and silicon surfaces.

#### References

- G. D. Wilk, R. M. Wallace, J. M. Anthony, J. Appl. Phys. 89 (2001) 5243-5275.
- [2] W. Howard Thompson, Zain Yamani, Laila H. Abu Hassan, J. E. Greene, Munir Nayfeh, M.-A. Hasan, C. C. Camero J. Appl. Phys. 80 (1996) 5415-5421.
- [3] S. Ichimura, A. Kurokawa, K. Nakamura, Thin Solid Films 377-378 (2000) 518-524.
- [4] Y. Y. Chen, C. H. Chien, J. C. Lou, Jpn. J. Appl. Phys. 44 (2005) 1704-1710.
- [5] P. J. Wright, A. Kermani, K. C. Saraswat, IEEE Trans. Electron Dev. 37 (1990) 1836-1841.
- [6] S. Zafar, A. Kumar, E. Gusev, E. Cartier, IEEE Trans. Dev. Mater. Reliability. (TDMR) 5 (2005) 45-64.