# 國立交通大學

## 電子工程學系 電子研究所

## 博士論文

先進CMOS元件結構的解析模型建立—量子侷限效應及 製程變異敏感度之探討

Analytical Modeling of Advanced CMOS Device Structures — Quantum Confinement and Sensitivity to Process Variations

研 究 生: 吳育昇

指導教授:蘇 彬 教授

中華民國一〇〇年十月

## 先進CMOS元件結構的解析模型建立—量子侷限效應及 製程變異敏感度之探討

Analytical Modeling of Advanced CMOS Device Structures —

Quantum Confinement and Sensitivity to Process Variations

| 研 | 究 | 生:吳育昇 | Student : | Yu-Sheng Wu |
|---|---|-------|-----------|-------------|
|   |   |       |           |             |

指導教授:蘇彬 Advisor: Pin Su



A Dissertation Submitted to Department of Electronics Engineering and Institute of Electronics College of Electrical and Computer Engineering National Chiao Tung University in partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy in Electronics Engineering

> October 2011 Hsinchu, Taiwan, Republic of China



### 先進 CMOS 元件結構的解析模型建立—量子侷限效應及 製程變異敏感度之探討

研究生:吳育昇

#### 指導教授:蘇彬 博士

國立交通大學 電子工程學系 電子研究所

#### 摘要

本論文建立一個理論架構,以 Poisson 和 Schrödinger 方程式的解析解為基礎,考慮 量子侷限效應,探討多種先進元件結構的微縮性及對於製程變異的敏感度。這個理論架 構包含多重開極元件(Multi-Gate)、環間極元件(Gate-All-Around)、超薄層通道元件 (Ultra-Thin-Body)等先進元件結構,並可應用於使用高遷移率(high mobility)通道材料的 元件。

利用三維 Poisson 方程式的解析解,我們可由靜電完整性的角度,比較多重開極元 件及環間極元件的臨界電壓對於製程變異的敏感度。結論指出採用輕摻雜通道的環間極 元件受到製程變異及隨機摻雜擾動的影響最小。對於重摻雜通道的元件,摻雜數目的變 異會決定元件的臨界電壓變異,而環間極元件由於其較大的表面積-體積比 (surface-to-volume ratio),其臨界電壓受到摻雜數目變異的影響將會大於多重閘極元件。

當元件尺度更加微縮,我們利用 Schrödinger 方程式的解析解,探討量子侷限效應 對於短通道元件鰭狀電晶體及環間極元件的臨界電壓變異的影響。結論指出,由於量子 侷限效應,通道寬度變異對於極小尺寸的鰭狀電晶體及環間極元件的重要性提升。對於 採用不同通道表面方向鰭狀電晶體而言,(100)表面方向的矽元件及(111)表面方向的鍺元 件在通道寬度變異時,表現出較低的臨界電壓敏感度。由於臨界電壓對通道寬度的敏感 度會由短通道效應及量子侷限效應共同決定,因此環間極元件的通道寬度可經由最佳化 設計以減少臨界電壓變異。

利用 Schrödinger 方程式的解析解,我們探討量子侷限效應對於超薄層通道元件及 多重開極元件的短通道效應的影響。結論指出,當元件的通道厚度小於某一臨界值時, 量子侷限效應可改善超薄層鍺元件的臨界電壓下降(threshold voltage roll-off)。由於鍺通 道較為顯著的量子侷限效應,超薄層鍺元件可能比矽元件有更小的臨界電壓下降。對於 多重開極結構,砷化銦鎵(InGaAs)通道的臨界電壓下降問題可被鰭狀通道高度(fin height) 方向的量子侷限效應抑制,使其與鍺通道元件相比有更小的臨界電壓下降。此二維的量 子侷限效應對於多重開極元件的微縮性有顯著的影響。我們改變通道寬度及高度,觀察 不同高寬比(aspect ratio)的元件,發現當元件的 subthreshold swing 相同時,三開極(Tri-gate) 電晶體由於其較顯著的二維量子侷限效應,比鰭狀電晶體(FinFET)有更佳的微縮性。

我們提供一個適用於高介電閘極絕緣層平坦式矽及鍺通道元件的量子侷限效應形成的載子層厚度(dark space)的封閉形式(closed-form)模型。這個模型對於(絕緣層及通道 間)能障高度、表面電場、通道及閘極絕緣層中的等效質量等參數的相依性皆有良好的 準確度。此模型亦適用於通道採用後退型摻雜(retrograde doping)的元件。此模型可應用 於預測鍺元件考慮量子侷限效應後的 subthreshold swing 及臨界電壓上升量。由於量子侷 限效應會放大摻雜擾動造成的臨界電壓變異,我們進一步建立了此量子侷限效應造成的 倍增因數模型。利用此量子模型,我們可以更準確地評估各個參數(如有效氧化層厚度 (EOT)、溫度等)對於摻雜擾動造成的臨界電壓變異的影響。

應用等效趨動電流法(effective drive current approach),可分析隨機掺雜擾動(RDF) 及線邊緣粗糙(LER)對於平坦式 Bulk 元件及鰭狀電晶體(FinFET)的切換時間(switching time)變異的影響。研究結論指出,對於平坦式 Bulk 元件,雖然隨機掺雜擾動被視為是 臨界電壓變異的主要來源,但是當考量切換時間變異時,線邊緣粗糙的相對重要性會提 升。對於鰭狀電晶體,雖然鰭狀通道寬度方向的邊緣粗糙被視為是臨界電壓變異的主要 來源,但是當考量切換時間變異時,鰭狀通道長度方向的邊緣粗糙的相對重要性將會提 升。

ii

關鍵字:臨界電壓變異、量子侷限效應、超薄層通道元件、多重閘極元件、環閘極元件、 高遷移率元件、切換時間



### Analytical Modeling of Advanced CMOS Device Structures – Quantum Confinement and Sensitivity to Process Variations

Student: Yu-Sheng Wu

Advisor: Dr. Pin Su

Department of Electronics Engineering and

Institute of Electronics

National Chiao Tung University

#### Abstract

Based on the analytical solution of Poisson and Schrödinger equation, this dissertation establishes a theoretical framework to investigate the device scalability and sensitivity to process variations considering the impact of quantum-confinement effects. This theoretical framework includes advanced CMOS device structures such as multi-gate, and Gate-All-Around (GAA), and Ultra-Thin-Body (UTB) devices, and can be applied to devices with high-mobility channel materials.

From the prospective of electrostatic integrity, we compare the sensitivity of threshold voltage ( $V_{th}$ ) to process variations for multi-gate devices with various aspect ratio (AR) and GAA device using analytical solutions of 3-D Poisson's equation. Our study indicates that lightly doped GAA device shows the smallest  $V_{th}$  variation caused by process variation and dopant number fluctuation. For heavily doped devices, dopant number fluctuation may dominate the overall  $V_{th}$  variation. The  $V_{th}$  dispersion of GAA device may therefore be larger than that of multi-gate MOSFETs because of its larger surface-to-volume ratio. We also analyze the impact of AR on the  $V_{th}$  dispersion due to dopant number fluctuation for

multi-gate MOSFETs.

Using the derived analytical solutions of Schrödinger equation for short-channel devices, we investigate the impact of quantum-confinement effect on the sensitivity of  $V_{th}$  to process variations. Our study indicates that, for ultra-scaled FinFET and GAA devices, the importance of channel thickness ( $t_{ch}$ ) variation increases due to the quantum-confinement effect. For FinFET, the Si-(100) and Ge-(111) surfaces show lower  $V_{th}$  sensitivity to the  $t_{ch}$  variation as compared with other orientations. As the  $V_{th}$  sensitivity to  $t_{ch}$  for short-channel device is determined by the short-channel effect and the quantum-confinement effect, the  $t_{ch}$  of GAA MOSFETs can be optimized to reduce the  $V_{th}$  variation.

The impact of quantum-confinement on the short-channel effect for UTB and multi-gate MOSFETs are investigated using the derived analytical solutions of Schrödinger equation. When the  $t_{ch}$  is smaller than the critical thickness, the quantum-confinement effect may decrease the  $V_{th}$  roll-off of GeOI MOSFETs. Thus, Ge devices may exhibit better  $V_{th}$  roll-off than the Si counterpart because of the more significant quantum confinement. For multi-gate structure, by exploring the quantum-confinement effect along the H<sub>fin</sub> direction, the  $V_{th}$  roll-off of InGaAs devices can be suppressed and become smaller than the Ge counterpart. This 2-D quantum-confinement effect is also crucial to the scalability of multi-gate device. Our study indicates that for a given subthreshold swing, Tri-gate (AR=1) with significant 2-D confinement effect exhibits better  $V_{th}$  roll-off than FinFET (AR>1).

We provide a closed-form model of quantum "dark space" for Ge and Si MOSFETs with high-k gate dielectric. This model shows accurate dependences on barrier height, surface electric field, and quantization effective mass of channel and gate dielectric. Our model can also be used for devices with the steep retrograde doping profile. This physically accurate dark space model will be crucial to the prediction of the subthreshold swing and quantum-confinement induced V<sub>th</sub> shift of advanced Ge devices. Using this closed-form dark space model, we also provide a closed-form model for the quantum-confinement induced amplification factor  $(AF_{QC})$  in V<sub>th</sub> variation due to random dopant fluctuation (RDF). Using our model, various factors such as EOT and temperature that may modulate/reduce the impact of RDF on Ge and Si MOSFETs can be accurately assessed.

The impact of RDF and LER on the switching time variations of bulk MOSFETs and FinFET have been assessed using the effective drive current approach that decouples the switching time variation into transition charge ( $\Delta Q$ ) and effective drive current ( $I_{eff}$ ) variations. Our results indicate that for bulk MOSFETs, although the RDF has been recognized as the main variation source to V<sub>th</sub> variation, the relative importance of LER increases as the switching time variation is considered. As for lightly-doped FinFET, although the impact of fin-LER is more crucial to V<sub>th</sub> variation, the relative importance of gate-LER increases as the switching time variation is considered.



Keywords: threshold voltage variation, quantum-confinement, Ultra-Thin-Body, Multi-Gate, Gate-All-Around, high mobility channel, switching time

#### 誌謝

進入交大以來漫長而充實的旅程,如今即將抵達終點。在碩博兩階段共七年多的時 間,是養成我專業能力的精華時期,這段研究生涯中,感謝蘇彬老師多年的指導,拓展 了我的研究視野以及培養我對問題的思考邏輯。老師總能未雨綢繆地考量到未來所需, 一步步地建構起研究環境。在無數次和老師的討論中,不斷激發出新的想法,也慢慢勾 勒出這本論文的雛形。每次完成的研究片段要發表時,老師總是再三斟酌修改字句,以 期能更準確地表達出研究內容。當投稿不順利令我士氣受沮時,老師的客觀分析總能讓 我重拾信心,有動力再繼續嘗試。如今這幾年的研究成果能夠集結而成這篇論文,首先 要謝謝老師的督導和鼓勵。

最後階段的畢業口試終於得以順利通過。感謝汪大暉教授擔任口試召集人,以及林 鴻志教授、趙天生教授、李佩雯教授、楊富量主任在百忙之中抽空來擔任我的口試委員, 耐心回覆我在邀集過程中的多次叨擾,並且提供我許多的寶貴建議。在我的口試當天, 感謝實驗室成員幫忙事前準備,也謝謝電機學院的廖郁雁小姐,對於口試場地的借用以 及行政事務的鼎力協助。

從碩士班時就一直欣羨著李維、陳柏年、王生圳三位學長的背影,或許這也是當時 促使我想繼續唸博士班的動機之一,很感謝你們提供的建議與經驗分享。同時和我進 入實驗室的 Vita 和俊延,我們是一同經歷過各個大小戰役的老兵,很高興最終都能順 利通過考驗,一起完成博士學業。銘隆、昆諺、昌鴻三位博班學弟,有你們的幫忙, 這本論文中的許多部分才得以完成,你們也讓我的生活點綴了許多有趣回憶。已畢業 的欣原,感謝你對我的個人電腦的照料以及研究上的幫助。在和劭衡、俊賢、青維、 克駿相處時,常會讓我想起碩士班時的生活,和你們的閒聊也常讓我驚覺我們年齡上 的差異。謝謝嘉塵學弟、孟漢、明琦,你們常常熱心分享博士班的生活點滴,為我們 增添了許多話題。

謝謝我的家人,這幾年一直支持我繼續博士學業,提供我生活上和心理上的強力後

vii

盾,在我遭受挫折時安慰我,在我通過難關時分享我的喜悅。感謝秉真的陪伴,少了 你,我的生活將只是單調的例行記事,除了在課業研究外,還鼓勵我多方面去嘗試新 的興趣,讓我對於研究和生活更有熱情。此外,謝謝你在口試前的最後階段還充當聽 眾,幫助我修飾講述內容。

這本論文的完成還要感謝國家高速網路與計算中心長期提供學術界模擬軟體的 license,讓我的理論計算得以進行驗證。另外,李素萍小姐和黎裕群學長提供的協助, 讓我們能更有效率地解決軟體使用的問題。我的研究需要倚賴實驗室的工作站,都是 由銘隆和劭衡負責維護和管理,這繁重的工作讓我由衷地欽佩與感謝。

2011年十一月 誌于交通大學



### Contents

| 摘要                                                                                         | I |
|--------------------------------------------------------------------------------------------|---|
| ABSTRACTIV                                                                                 | V |
| 誌謝VI                                                                                       | I |
| CONTENTS                                                                                   | K |
| TABLE CAPTIONSXII                                                                          | I |
| FIGURE CAPTIONSXIV                                                                         | V |
| CHAPTER 1 INTRODUCTION                                                                     | 1 |
| CHAPTER 2 SENSITIVITY OF THRESHOLD VOLTAGE TO PROCESS                                      |   |
| VARIATIONS – A PERSPECTIVE FROM ELECTROSTATIC                                              |   |
| INTEGRITY.                                                                                 | 6 |
|                                                                                            | 6 |
| 2.1 INTRODUCTION                                                                           | D |
| 2.2 MODELING OF SUBTHRESHOLD CHARACTERISTICS FOR MULTI-GATE AND GAA                        |   |
| STRUCTURES                                                                                 | 7 |
| 2.2.1 Analytical Channel Potential Solution for Multi-Gate Structure                       | 7 |
| 2.2.2 Analytical Channel Potential Solution for GAA Structure                              | 1 |
| 2.2.3 Modeling of Subthreshold Current and $V_{th}$ Using the Channel Potential Solution 1 | 3 |
| 2.3 IMPACT OF ASPECT RATIO ON RANDOM DOPANT FLUCTUATION FOR MULTI-GATE                     |   |
| MOSFETs                                                                                    | 4 |
| 2.4 SENSITIVITY OF GAA MOSFETS TO PROCESS VARIATIONS – A COMPARISON WITH                   |   |
| Multi-Gate MOSFETs1                                                                        | 7 |
| 2.5 SUMMARY                                                                                | 0 |
|                                                                                            | - |

### CHAPTER 3 IMPACT OF QUANTUM CONFINEMENT EFFECTS ON THE SENSITIVITY OF FINFET AND GAA MOSFETS TO PROCESS

| VARIATIONS                                                                                      | 5 |
|-------------------------------------------------------------------------------------------------|---|
| 3.1 INTRODUCTION                                                                                | 5 |
| 3.2 MODELING OF EIGEN-ENERGY FOR SHORT-CHANNEL FINFET                                           | 6 |
| 3.2.1 Analytical Solution of Schrödinger Equation for Short-Channel FinFET 4                    | 6 |
| 3.3 Impact of Surface Orientation on the Sensitivity of $V_{\text{th}}$ for FinFET              | 3 |
| 3.3.1 Sensitivity of V <sub>th</sub> to Process Variations                                      | 3 |
| 3.3.2 Sensitivity of V <sub>th</sub> to Temperature                                             | 6 |
| 3.4 Impact of Quantum-Confinement Effect on the Sensitivity of $V_{\mbox{\tiny TH}}$ to Process |   |
| VARIATIONS FOR GAA MOSFET                                                                       | 8 |
| 3.4.1 Analytical Solution of Schrödinger Equation for Short-Channel GAA MOSFETs 5               | 8 |
| 3.4.2 Sensitivity of V <sub>th</sub> to Process Variations for GAA MOSFETs                      | 2 |
| 3.5 SUMMARY                                                                                     | 3 |
| CHAPTER 4 SUPPRESSED THRESHOLD VOLTAGE ROLL-OFF BY                                              |   |
| QUANTUM-CONFINEMENT EFFECTS FOR HIGH MOBILITY                                                   |   |
| CHANNEL MOSFETS                                                                                 | 2 |
| 4.1 INTRODUCTION                                                                                | 2 |
| 4.2 QUANTUM-CONFINEMENT EFFECT ON V <sub>TH</sub> Roll-Off for UTB MOSFETs                      | 2 |
| 4.2.1 Analytical Solution of Schrödinger Equation for UTB MOSFETs92                             | 3 |
| 4.2.2 Enhanced and Suppressed Vth Roll-Off by Quantum-Confinement Effect                        | 4 |
| 4.3 Two-Dimensional Quantum-Confinement Effect for Multi-Gate MOSFETs 9                         | 6 |
| 4.3.1 Analytical Solution of Schrödinger Equation for Multi-Gate MOSFETs9                       | 6 |

 $4.3.2 \ Suppressed \ V_{th} \ Roll-Off \ for \ InGaAs \ Multi-Gate \ MOSFET \ .....98$ 

| 4.4 SCALABILITY OF GE AND INGAAS CHANNEL MULTI-GATE MOSFETS                     | 99    |
|---------------------------------------------------------------------------------|-------|
| 4.5 SUMMARY                                                                     | . 100 |
| CHAPTER 5 MODELING OF QUANTUM DARK SPACE AND                                    |       |
| RANDOM DOPANT FLUCTUATION FOR ADVANCED GE/SI BULK                               |       |
| MOSFETS                                                                         | . 120 |
| 5.1 INTRODUCTION                                                                | . 120 |
| 5.2 ANALYTICAL SOLUTION OF SCHRÖDINGER EQUATION FOR HIGH-K DIELECTRIC MOSI      | FET   |
|                                                                                 | . 121 |
| 5.2.1 Eigen-Energy (E <sub>j</sub> )                                            | . 121 |
| 5.2.2 Carrier Centroid (X <sub>0</sub> )                                        | . 123 |
| 5.3 Closed-Form Models of Dark Space, Subthreshold Swing, and $V_{TH}$ Shift Du | E TO  |
| QUANTUM-CONFINEMENT EFFECT                                                      | . 125 |
| 5.3.1 Dark Space & V <sub>th</sub> Shift Due to Quantum-Confinement Effect      | . 125 |
| 5.3.2 Verification with TCAD Simulation                                         | . 128 |
| 5.3.3 Subthreshold Swing                                                        | . 130 |
| 5.4 QUANTUM-CONFINEMENT INDUCED AMPLIFICATION OF V <sub>th</sub> Variation      | . 131 |
| 5.4.1 Modeling of the Amplification Factor (AF <sub>QC</sub> )                  | . 131 |
| 5.4.2 Amplification of $V_{th}$ Variation for Ge MOSFET with High-k Dielectric  | . 133 |
| 5.5 SUMMARY                                                                     | . 134 |
| CHAPTER 6 SWITCHING TIME VARIATIONS FOR FINFET AND                              |       |
| BULK MOSFETS                                                                    | . 167 |
| 6.1 INTRODUCTION                                                                | . 167 |
| 6.2 Switching Time Variation Decoupling Using the Effective Drive Current       |       |
| Approach                                                                        | . 168 |

| 6.3 SWITCHING TIME VARIATIONS FOR BULK MOSFET     |     |
|---------------------------------------------------|-----|
| 6.4 Switching Time Variations for FinFET          | 171 |
| 6.5 SUMMARY                                       |     |
| CHAPTER 7 CONCLUSION                              | 185 |
| APPENDIX 1 EFFECTIVE MASSES FOR SI, GE AND INGAAS |     |
| APPENDIX 2 Γ-VALLEY AND X-VALLEY IN GE DEVICES    |     |
| CURRICULUM VITAE                                  |     |
| PUBLICATION LIST                                  |     |



#### **Table Captions**



### **Figure Captions**

| Figure 2-1 Schematic sketch of the multi-gate device structure investigated in this study 25        |
|-----------------------------------------------------------------------------------------------------|
| Figure 2-2 Analytical potential distribution compared with the result of 3-D device simulation.     |
| For the lightly doped case, a midgap workfunction is used (4.7eV)                                   |
| Figure 2-3 The schematic sketch of cylindrical GAA structure investigated in this study. The        |
| origin ( $r = 0, y = 0$ ) is defined at the center of the channel/source junction                   |
| Figure 2-4 Analytical potential distribution compared with the result of 3-D ISE simulation. A      |
| midgap workfunction is used (4.5eV)                                                                 |
| Figure 2-5 The calculated subthreshold current compared with the result of 3-D device               |
| simulation. (a) Heavily doped channel. (b) Lightly doped channel with high-k dielectric             |
| (the dielectric constant of $HfO_2$ is 25). A midgap workfunction is given for both heavily         |
| and lightly doped devices (4.5eV)                                                                   |
| Figure 2-6 Illustration of three different AR devices for a given total width: (a) FinFET           |
| (AR=2), (b) Tri-gate (AR=1) and (c) Quasi-Planar device (AR=0.5)                                    |
| Figure 2-7 The AR dependence of $\Delta V_{th}$ caused by random dopant fluctuation in the heavily  |
| doped channel                                                                                       |
| Figure 2-8 For a given total width, devices with AR=0.5 possess the largest channel volume.         |
| Devices with larger volume will show less doping variation caused by random dopant                  |
| fluctuation                                                                                         |
| Figure 2-9 Model prediction of the doping dependence of $V_{th}$ for heavily doped channel with     |
| the same total width                                                                                |
| Figure 2-10 The AR dependence of $\Delta V_{th}$ caused by dopant number fluctuation in the lightly |
| doped channel                                                                                       |
|                                                                                                     |

Figure 2-11 Model prediction of the doping dependence of  $V_{th}$  for lightly doped channel with

| the same total width                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------|
| Figure 2-12 The proportional of the $\Delta V_{th}$ caused by dopant number fluctuation to the overall                             |
| $\Delta V_{th}$ for (a) heavily doped channel and (b) lightly doped channel                                                        |
| Figure 2-13 Comparison of $\Delta V_{th}$ caused by dopant number fluctuation ( $\Delta V_{th,RDF}$ ) between                      |
| GAA device and multi-gate MOSFETs (AR = 1 and 2). Both heavily doped and lightly                                                   |
| doped channels are considered                                                                                                      |
| Figure 2-14 Comparison of $\Delta V_{th}$ caused by $L_{eff}$ variation ( $\Delta V_{th,Leff}$ ) between GAA NW and                |
| multi-gate MOSFETs (AR = 1 and 2)                                                                                                  |
| Figure 2-15 The $V_{th}$ roll-off behaviors of GAA device and multi-gate MOSFETs (AR = 1 and                                       |
| 2). (a) Heavily doped channel. (b) Lightly doped channel with high <i>k</i> dielectric                                             |
| Figure 2-16 Comparison of $\Delta V_{th}$ caused by channel thickness (t <sub>si</sub> ) variation ( $\Delta V_{th,tsi}$ ) between |
| GAA NW and multi-gate MOSFETs (AR = 1 and 2). $W_{fin}$ variation and Diameter                                                     |
| variation are considered for multi-gate MOSFETs and GAA NW, respectively                                                           |
| Figure 2-17 The W <sub>fin</sub> dependence of V <sub>th</sub> and $ dV_{th}/dW_{fin} $ for (a) heavily doped and (b) lightly      |
| doped multi-gate devices                                                                                                           |
| Figure 2-18 Comparison of $V_{th}$ sensitivity to channel thickness for Tri-gate (AR = 1), GAA                                     |
| structure with a square cross section, and cylindrical GAA NW                                                                      |
| Figure 2-19 Model prediction of $\Delta V_{th,tsi}$ dependence on total width (W <sub>total</sub> ) for lightly doped              |
| GAA NW and FinFET (AR = 2 and AR = 3)                                                                                              |
| Figure 2-20 Comparison of overall $V_{th}$ variation ( $\Delta V_{th,total}$ ) between GAA NW and AR = 2                           |
| FinFET. (a) Heavily doped channel. (b) Lightly doped channel with high $k$ dielectric44                                            |

| lightly-doped FinFET                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 3-3 Channel length dependence of the $E_0$ ' for lightly-doped FinFETs with various $t_{ch}$                                           |
| showing the accuracy of our model                                                                                                             |
| Figure 3-4 Comparison of the square of $\Psi_0$ ' for long-channel and short-channel FinFETs70                                                |
| Figure 3-5 (a) Comparison of $E_0$ for various $t_{ch}$ calculated from the power series method and                                           |
| the perturbation theory. (b) $\alpha$ dependence on L <sub>eff</sub> for a given t <sub>ch</sub> . (c) $\alpha$ dependence on t <sub>ch</sub> |
| for a given L <sub>eff</sub> 71                                                                                                               |
| Figure 3-6 (a) The discrepancy of $E_0$ calculated by the perturbation theory and the power                                                   |
| series method increases with $t_{ch}^2$ . (b) The discrepancy of $E_0$ calculated by the                                                      |
| perturbation theory and the power series method increases with $m_x$                                                                          |
| Figure 3-7 Comparison of the electron density calculated from our model and the model using                                                   |
| the flat-well approximation                                                                                                                   |
| Figure 3-8 Comparison of the $t_{ch}$ dependence of $V_{th}$ for Si-FinFETs with various surface                                              |
| orientations and the classical model (CL). The $V_{th}$ shift due to quantum confinement is                                                   |
| mainly determined by the $E_0$ as indicated by the inset                                                                                      |
| Figure 3-9 Comparison of the $t_{ch}$ dependence of $V_{th}$ for Ge-FinFETs with various surface                                              |
| orientations and the classical model (CL). The inset shows the comparison of the $E_0$ for                                                    |
| various surface orientations75                                                                                                                |
| Figure 3-10 Comparison of the $L_{\text{eff}}$ dependence of $V_{\text{th}}$ (V_{\text{th}} roll-off) for Ge-FinFETs with                     |
| various surface orientations and the classical model (CL). The $V_{th}$ roll-off is defined as                                                |
| $V_{th}$ (L <sub>eff</sub> ) – $V_{th}$ (L <sub>eff</sub> = 100nm). The inset indicates that the devices with smaller L <sub>eff</sub> show   |
| larger $V_{th}$ shift due to quantum-confinement (QC) effect than the devices with larger $L_{eff}$ .                                         |
|                                                                                                                                               |
| Figure 2.11 Comparison of the todopondense of $V_{\rm c}$ of short shannel EinFETs saleulated                                                 |

Figure 3-11 Comparison of the  $t_{ch}$  dependence of  $V_{th}$  of short-channel FinFETs calculated from the classical model (CL), our model, and the model using flat-well approximation.

| Figure 3-12 Model predicted $dV_{th}/dT$ at 150K for (a) Si-NFET with various surface                          |
|----------------------------------------------------------------------------------------------------------------|
| orientations (b) Ge-NFET with various surface orientations. Our calculations return to                         |
| the classical result for devices with large $t_{ch}$ , in which the quantum-confinement effect                 |
| can be neglected78                                                                                             |
| Figure 3-13 (a) The $d\Delta V_{th}{}^{QC}\!/dT$ depends on $ln(t_{ch})$ with the slope independent of channel |
| materials. (b) The $d\Delta V_{th}{}^{QC}/dT$ depends on ln(T) with the slope independent of channel           |
| materials                                                                                                      |
| Figure 3-14 (a) Quantized eigen-energies for long-channel lightly-doped GAA devices. (b)                       |
| The square of wavefunctions corresponding to the eigen-energies of GAA device with                             |
| D=5nm in (a)                                                                                                   |
| Figure 3-15 Conduction band edge and quantized eigen-energies of a short-channel                               |
| lightly-doped GAA device                                                                                       |
| Figure 3-16 (a) Channel length dependence of the first eigen-energy for lightly-doped GAA                      |
| devices with various channel diameter. (b) Comparison of the square of first                                   |
| eigen-function for long-channel and short-channel GAA MOSFETs                                                  |
| Figure 3-17 Drain bias dependence of the first eigen-energy of short-channel lightly-doped                     |
| GAA devices with various channel diameter                                                                      |
| Figure 3-18 Comparison of electron density distribution between classical model (CL) and                       |
| quantum confinement model (QM). (a) Lightly-doped short-channel GAA device. (b)                                |
| Heavily-doped long-channel GAA device                                                                          |
| Figure 3-19 Comparison of average electron density between CL model and QM model for                           |
| lightly-doped short-channel GAA MOSFETs with various channel diameter                                          |
| Figure 3-20 Channel diameter dependence of $V_{th}$ for long-channel lightly doped devices                     |
| calculated from classical (CL) model and quantum confinement (QM) model                                        |

Figure 3-22 (Right) Optimized channel diameter for minimum  $dV_{th}/dD$ . (Left) The corresponding  $dV_{th}/dD$  for GAA devices with optimized channel diameter designs. ..... 88

- Figure 4-14 (a) Comparison of Equi-SS contours for Ge and InGaAs NFETs. (b) AR dependences of the W<sub>fin</sub> needed to maintain SS=90mV/dec for Ge and InGaAs NFETs with L<sub>eff</sub>=17nm.

Figure 4-12 AR dependences of V<sub>th</sub> roll-off for InGaAs-NFET with SS=90mV/dec......116

Figure 4-15 AR dependences of  $V_{th,QC}$  roll-off for Ge and InGaAs NFETs with SS=90mV/dec. 119

- Figure 5-4 Comparison of electron density profiles calculated from models with and without WP. The  $\phi_{\rm b}$  and  $m_{di}$  used for HfO<sub>2</sub> in this study are 0.9eV and 0.2 $m_0$  [15], respectively.
- Figure 5-5 Comparison of the two expressions of carrier layer thickness (X<sub>0</sub>) due to the QC effect. The X<sub>0</sub> from numerical simulation is calculated by  $\int x \cdot \Psi_0^2(x) dx / (\int \Psi_0^2(x) dx \dots 143)$

Figure 5-9 (a) Comparison of  $X_0$  for Si-(100) and Ge-(100) surfaces with and without

considering the WP effect. The  $\phi_b$  and  $m_{di}$  used for HfO<sub>2</sub> are 0.9eV and 0.2 $m_0$  [15], respectively. (b) The DS is directly derived by the results from (a) divided by ( $\varepsilon_{ch} / \varepsilon_{ox}$ ).

- Figure 5-14 Substrate bias dependences of (a) DS and (b)  $\Delta V_{th}^{QC}$  for Ge NFET with various surface orientations. 152
- Figure 5-16 (a) Comparison of the long-channel SS for Ge-NFET and Si-NFET with various orientations. (b) Comparison of the short-channel (L<sub>eff</sub>=25nm) SS for Ge-NFET and Si-NFET with various orientations.

| Figure 5-17 RDF-induced spatial fluctuations in $E_{\rm C}$ and ground-state eigen-energy. The                         |
|------------------------------------------------------------------------------------------------------------------------|
| atomistic RDF simulation is performed by considering the long-range part of the                                        |
| atomistic Coulomb potential for each randomly-placed impurity charge [20]. The                                         |
| quantum-confinement (QC) effect is simulated by solving the exact 1-D Schrödinger                                      |
| equation [21]                                                                                                          |
| Figure 5-18 The $V_{th,QC}$ dispersion is closely related to the $V_{th,CL}$ dispersion. It can be seen that           |
| the slope $dV_{th,QC}/dV_{th,CL}$ is not sensitive to the inverse of the screening length (k <sub>c</sub> ) used in    |
| the long-range RDF simulation [20]156                                                                                  |
| Figure 5-19 The $\Delta V_{th}^{QC}$ vs. $V_{th,CL}$ plot for Ge devices with various EOT. The various $V_{th,CL}$     |
| values are due to the change of doping concentration                                                                   |
| Figure 5-20 As compared with model (2), our model shows more accurate EOT dependence in                                |
| AF <sub>QC</sub>                                                                                                       |
| Figure 5-21 As compared with model (2), our model shows more accurate temperature                                      |
| dependence in AF <sub>QC</sub>                                                                                         |
| Figure 5-22 The dark space and hence $AF_{QC}$ depend on the dielectric material because of the                        |
| wavefunction penetration effect                                                                                        |
| Figure 5-23 The substrate bias dependence of the $AF_{QC}$ is consistent with the dark space                           |
| [Figure 5-14(a)]                                                                                                       |
| Figure 5-24 Flow chart demonstrating the $AF_{QC}$ approach to assess the $\sigma V_{\text{th},QC}$ due to RDF.        |
|                                                                                                                        |
| Figure 5-25 The AF <sub>QC</sub> approach can predict the $A_{\rm VT}$ considering the QC effect through the           |
| classical A <sub>VT</sub> (A <sub>VT,CL</sub> )                                                                        |
| Figure 5-26 The $\sigma V_{\text{th,QC}}$ model based on the $AF_{\text{QC}}$ approach can demonstrate the fundamental |
| impact of QC effect with EOT downscaling. $W = L = 25$ nm is used in the calculation.164                               |
|                                                                                                                        |

Figure 5-27 Sensitivity of  $\sigma V_{th}$  to (a) temperature, (b) channel doping, and (c) substrate bias.

| Figure 5-28 Because of the dark space due to QC effect, the $\sigma V_{\text{th,QC}}$ depends on the surface  |
|---------------------------------------------------------------------------------------------------------------|
| orientation and gate dielectric material                                                                      |
|                                                                                                               |
| Figure 6-1 The simulated bulk MOSFETs in this study. (a) One of the samples with RDF and                      |
| (b) one of the samples with LER176                                                                            |
| Figure 6-2 (a) $V_{th,sat}$ distribution of 150 samples due to RDF and LER. (b) ST distribution of            |
| 150 samples due to RDF and LER177                                                                             |
| Figure 6-3 The normalized standard deviations of ST, $I_{eff}$ and $\Delta Q$ due to RDF and LER 178          |
| Figure 6-4 The correlations of $I_{\text{eff}}$ distribution and $\Delta Q$ distribution for MOSFETs with (a) |
| RDF and (b) LER                                                                                               |
| Figure 6-5 (a) The nominal FinFET structure with aspect ratio = $2$ . (b) One of the samples                  |
| with gate-LER. (c) One of the samples with fin-LER                                                            |
| Figure 6-6 (a) Comparison of the standard deviations of $V_{th,sat}$ due to gate- and fin-LER in              |
| FinFET. (b) Comparison of the standard deviations of ST due to gate- and fin-LER in                           |
| FinFET181                                                                                                     |
| Figure 6-7 The relative importance of $V_{th,sat}$ and ST variation caused by gate-LER for FinFET.            |
| Assume that gate-LER and fin-LER are independent variation sources                                            |
| Figure 6-8 The normalized standard deviations of ST, $I_{\text{eff}}$ and $\Delta Q$ due to gate-LER and      |
| fin-LER in FinFET                                                                                             |
| Figure 6-9 The correlations of $I_{\text{eff}}$ distribution and $\Delta Q$ distribution for FinFET with (a)  |
| gate-LER and (b) fin-LER184                                                                                   |
|                                                                                                               |

 

## Chapter 1 Introduction

To continue the MOSFET scaling, advanced device structures with better gate control are promising candidates to extend the roadmap of CMOS. Recently, Ultra-Thin-Body (UTB) and multi-gate structures have been promoted as parallel device types with the planar bulk MOSFETs [1]. In the long term, Gate-All-Around (GAA) nanowire with an ideal structure to provide superior gate control is also an important candidate for ultimate CMOS structure [1]. In addition to the innovation of device structure, Ge and III-V channels with intrinsically higher mobility than Si have been proposed to improve the performance of highly-scaled MOSFETs [1]. Eventually, MOSFET may possess the features of both advanced device structure and high mobility channel material.

With the scaling of device dimensions, the impact of process variations has become a crucial issue to device design. As the random dopant fluctuation are significant to heavily-doped devices such as planar bulk MOSFETs [2]-[4], fluctuations associated with the geometry variations such as line edge roughness are especially important to lightly-doped devices [5]-[7]. The threshold voltage ( $V_{th}$ ) dispersion due to these process variations becomes increasingly important with the supply voltage scaling down. In addition to the  $V_{th}$  variation, the switching time variation is important to the logic circuits. Although the  $V_{th}$  variation has attracted extensive attention, detailed study regarding the switching time variations has rarely been seen.

For planar bulk MOSFETs, the gate control against the short-channel effect depends on the enhancement of the surface electric field (by increasing the channel doping). The increasing surface electric field results in significant electrical confinement [8], which will increase the carrier centroid distance from the interface. This increased carrier centroid distance (or dark space [9], [10]) will degrade the device electrostatic integrity because it increases the electrical EOT [1]. For undoped devices, the enhancement of gate control is through the scaling of channel thickness, which will result in significant structural confinement [8]. As compared with Si devices, the quantum-confinement effect becomes more significant when high mobility channel materials (which usually possess smaller effective mass) are used. Since the quantum-confinement effect reduces the carrier density and increases the V<sub>th</sub>, it may also alter the V<sub>th</sub> sensitivity to process variations.

This work has established a theoretical framework that can be used to assess the electrostatic integrity and quantum-confinement effect of various device candidates for CMOS scaling. This theoretical framework is based on the analytical solutions of Poisson and Schrödinger equations for planar bulk, UTB SOI, multi-gate, and GAA devices. By tackling the scalability and sensitivity to process variations, we can assess the feasibility and optimum design of these promising device options. The organization is as follows.

From the perspective of the electrostatic integrity, Chapter 2 comprehensively compares the sensitivity of  $V_{th}$  to dopant number fluctuation and process variations for multi-gate and GAA MOSFETs using the derived analytical solutions of Poisson's equation for multi-gate and GAA devices. The impact of aspect ratio on the  $V_{th}$  variation due to dopant number fluctuation for multi-gate devices is investigated. Besides the dopant number fluctuation, impacts of geometry variations such as gate length and channel thickness variations are examined to assess an optimum design between multi-gate and GAA devices.

When the device dimensions are further scaled, Chapter 3 investigates the impact of quantum-confinement effect on the  $V_{th}$  sensitivity to process variations. By considering the short-channel potential, analytical solutions of Schrödinger equation for short-channel FinFET and GAA devices are derived. We investigate the  $V_{th}$  sensitivity to process variations for short-channel FinFET with various surface orientations [11] using the derived

short-channel quantum-confinement model. For GAA MOSFETs, we demonstrate that there is an optimum channel thickness design to reduce the  $V_{th}$  sensitivity to process variations.

Since the high mobility channel devices are more susceptible to short-channel effects [12], [13], Chapter 4 investigates the impact of quantum-confinement effect on the  $V_{th}$  roll-off of high mobility channel MOSFETs. A detailed study of quantum-confinement effect on the  $V_{th}$  roll-off of UTB Ge devices is conducted. To assess the scalability of InGaAs multi-gate MOSFETs, the analytical solution of 2-D Schrödinger equation for multi-gate devices is used to consider the 2-D quantum-confinement effect. With these derived short-channel quantum-confinement models, we can fairly compare the  $V_{th}$  roll-off of high mobility channels.

The quantum dark space is crucial to the electrostatic integrity of heavily-doped planar bulk MOSFETs [10]. Chapter 5 provides a closed-form dark space model that considers the wavefunction penetration into the high-k dielectric and the parabolic potential well. With this closed-form dark space model, the quantum-confinement induced amplification of V<sub>th</sub> variation due to RDF can be further modeled. Combined with the classical model for V<sub>th</sub> variation, a quantum-mechanical V<sub>th</sub> variation model can be derived.

Besides the  $V_{th}$  variation, the process variations also results in switching time variation. Chapter 6 investigates the impacts of random dopant fluctuation and line edge roughness on the switching time variations for heavily-doped planar bulk MOSFET and lightly-doped FinFET. Using the effective drive current approach [14], the switching time variation can be decoupled into the effective drive current variation and the transition charge variation. Thus, we can fill the gap between the V<sub>th</sub> variation and the switching time variation due to process variations, and provide more physical insights in the switching time variations.

Chapter 7 summarizes essential research results and contributions of this dissertation work.

#### References

[1] International technology roadmap for semiconductors [Online]. Available: http://www.itrs.net/.

[2] A. Asenov, "Random Dopant Induced Threshold Voltage Lowering and Fluctuations in Sub-0.1 μm MOSFET's: A 3-D "Atomistic" Simulation Study," *IEEE Trans. Electron Devices*, vol. 45, pp. 2505–2513, Dec. 1998.

[3] D. J. Frank, Y. Taur, M. Ieong, and H. P. Wong, "Monte Carlo Modeling of Threshold Variation Due to Dopant Fluctuations," in *VLSI Symp. Tech. Dig.*, 1999, p. 169.

[4] N. Sano, K. Matsuzawa, M. Mukai, and N. Nakayama, "Role of Long-Range and Short-Range Coulomb Potentials in Threshold Characteristics under Discrete Dopants in Sub-0.1 μm Si-MOSFETs," in *Proc. IEDM Tech. Dig.*, 2000, pp. 275-278.

[5] A. V. Thean, Z. H. Shi, L. Mathew, T. Stephens, H. Desjardin, C. Parker, T. White, M.
Stoker, L. Prabhu, R. Garcia, B. Y. Nguyen, S. Murphy, R. Rai, J. Conner, B. E. White, and S.
Venkatesan, "Performance and Variability Comparisons between Multigate FETs and Planar SOI Transistors," in *Proc. IEDM Tech. Dig.*, 2006, pp. 1-4.

[6] T. Ohtou, N. Sugii, and T. Hiramoto, "Impact of Parameter Variations and Random Dopant Fluctuations on Short-Channel Fully Depleted SOI MOSFETs with Extremely Thin BOX," *IEEE Electron Device Letters*, vol. 28, no. 8, pp. 740-742, Aug. 2007.

[7] E. Baravelli, A. Dixit, R. Rooyackers, M. Jurczak, N. Speciale, and K. D. Meyer, "Impact of Line-Edge Roughness on FinFET Matching Performance," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2466-2474, Sept. 2007.

[8] V. P. Trivedi and J. G. Fossum, "Quantum-Mechanical Effects on the Threshold Voltage of Undoped Double-Gate MOSFETs," *IEEE Electron Device Letters*, vol. 26, no. 8, pp. 579-582, Aug. 2005.

[9] A. Pacelli, A. S. Spinelli, and L. M. Perron, "Carrier Quantization at Flat Bands in MOS

Devices," IEEE Trans. Electron Devices, vol. 46, pp. 383-387, Feb. 1999.

[10] T. Skotnicki and F. Boeuf, "How Can High Mobility Channel Material Boost or Degrade Performance in Advanced CMOS", in *Symp. VLSI Tech. Dig.*, 2010, pp. 153–154.

[11] L. Chang, M. Ieong, and M. Yang, "CMOS Circuit Performance Enhancement by Surface Orientation Optimization," *IEEE Trans. Electron Devices*, vol. 51, no. 10, pp. 1621-1627, Oct. 2004.

[12] S. Takagi, T. Irisawa, T. Tezuka, T. Numata, S. Nakyharai, N. Hirashita, Y. Moriyama, K. Usuda, E. Toyoda, S. Dissanayake, M. Shichijo, R. Nakane, S. Sugahara, M. Takenaka, and N. Sugiyama, "Carrier-Transport-Enhanced Channel CMOS for Improved Power Consumption and Performance," *IEEE Trans. Electron Devices*, vol. 55, pp. 21–39, Jan. 2008.

[13] T. Skotnicki, C. Fenoulillet-Beranger, C. Gallon, F. Boeuf, S. Monfray, F. Payet, A. Pouydebasque, M. Szczap, A. Farcy, F. Arnaud, S. Clerc, M. Sellier, A. Cathignol, J.-P. Schoellkopf, E. Perea, R. Ferrant, and H. Mingam, "Innovative Materials, Devices, and CMOS Technologies for Low-Power Mobile Multimedia," *IEEE Trans. Electron Devices*, vol. 55, pp. 96–130, Jan. 2008.

[14] M. H. Na, E. J. Nowak, W. Haensch, and J. Cai, "The Effective Drive Current in CMOS Inverters," in *Proc. IEDM Tech. Dig.*, 2002, pp. 121-124.

#### **Chapter 2**

# Sensitivity of Threshold Voltage to Process Variations—A Perspective from Electrostatic Integrity

#### 2.1 Introduction

For nano-CMOS device design, the challenge lies in dispersions [1]. They are mainly due to process variations and dopant fluctuation that result in the dispersion of threshold voltage, and are closely related to the device electrostatics [1]. In other words, electrostatic integrity and variability are crucial in assessing the feasibility of various device structure options.

Due to their better gate control, multi-gate [2]-[4] and Gate-All-Around (GAA) [5]-[7] structures are considered as important candidates for the future CMOS scaling. Dependent on the aspect ratio (AR), FinFET (AR>1) and Tn-gate (AR=1) are two main options in the multi-gate device design. Whether there is an optimum choice for the multi-gate structure between the two options merits investigation. The GAA structure features the surrounding gate channel, which is an ideal structure to provide better gate control. However, with the scaling of device geometry, the impact of process variations has become a crucial issue to device design. Although GAA structure is a promising alternative for future device scaling, its immunity to process variations remains an important question [8]-[10]. Moreover, whether there is an optimum choice between GAA and multi-gate structures merits further examination.

In this chapter, we assess the sensitivity of GAA device to process variations compared with multi-gate MOSFETs using theoretical calculation. A theoretical framework that can be used to assess the feasibility of GAA and multi-gate devices by tackling their electrostatic integrities and sensitivities to process variations will be provided [11]. First, we derive the channel potential and the subthreshold current models for GAA [11] and multi-gate structure [12], respectively. The threshold voltage ( $V_{th}$ ) can be determined using the calculated subthreshold current. Based on our theoretical calculation, we investigate the  $V_{th}$  sensitivity to process variations for GAA structure compared with that of multi-gate devices.

### 2.2 Modeling of Subthreshold Characteristics for Multi-Gate and GAA Structures

An analytical channel potential solution is crucial to the derivation of subthreshold characteristics such as subthreshold current and  $V_{th}$ . The channel potential solutions for multi-gate and cylindrical GAA structures are described as follows.

#### 2.2.1 Analytical Channel Potential Solution for Multi-Gate Structure

Figure 2-1 shows the schematic sketch of a multi-gate SOI structure. The Si-fin body covered by gate insulator is a cuboid with six faces, and each face is connected to a voltage bias. In the subthreshold regime, the Si-fin body is fully depleted with negligible mobile carriers. Therefore, the potential distribution,  $\phi(x, y, z)$ , satisfies the Poisson's equation:

$$\frac{\partial^2 \phi(x, y, z)}{\partial x^2} + \frac{\partial^2 \phi(x, y, z)}{\partial y^2} + \frac{\partial^2 \phi(x, y, z)}{\partial z^2} = -\frac{qN_a}{\varepsilon_{si}}$$
(2-1)

where  $N_a$  is the doping concentration of the Si-fin. The required boundary conditions can be described as:

$$\phi(W_{fin}, y, z) + t_{i,f} \frac{\varepsilon_{si}}{\varepsilon_i} \cdot \frac{\partial \phi(x, y, z)}{\partial x} \bigg|_{x = W_{fin}} = V_{fg} - V_{fb}$$
(2-2a)

$$\phi(0, y, z) - t_{i,b} \frac{\varepsilon_{si}}{\varepsilon_i} \cdot \frac{\partial \phi(x, y, z)}{\partial x} \bigg|_{x=0} = V_{bg} - V_{fb}$$
(2-2b)

$$\phi(x, y, H_{fin}) + t_{i,t} \frac{\varepsilon_{si}}{\varepsilon_i} \cdot \frac{\partial \phi(x, y, z)}{\partial z} \bigg|_{z=H_{fin}} = V_{ig} - V_{fb}$$
(2-2c)

$$\phi(x, y, 0) - t_{ox,u} \frac{\varepsilon_{si}}{\varepsilon_{ox}} \cdot \frac{\partial \phi(x, y, z)}{\partial z} \bigg|_{z=0} = V_{ug} - V_{fb}$$
(2-2d)

$$\phi(x,0,z) = -\phi_{ms} \tag{2-2e}$$

$$\phi(x, L_{eff}, z) = -\phi_{ms} + V_{DS}$$
(2-2f)

where  $\varepsilon_{si}$ ,  $\varepsilon_i$  and  $\varepsilon_{ox}$  are dielectric constants of the Si-fin, gate dielectric and oxide, respectively.  $W_{fin}$ ,  $H_{fin}$ , and  $L_{eff}$  are defined as fin width, fin height, and channel length, respectively.  $t_{i,t}$ ,  $t_{i,f}$ ,  $t_{i,b}$ , and  $t_{ox,u}$  are thicknesses of top gate dielectric, front gate dielectric, back gate dielectric, and buried oxide, respectively.  $V_{fg}$ ,  $V_{bg}$ ,  $V_{tg}$ ,  $V_{ug}$  and  $V_{DS}$  are the voltage biases of front gate, back gate, top gate, buried gate and drain terminal, respectively.  $V_{fb}$  is the flat-band voltage for these gate terminals.  $\phi_{ms}$  is the built-in potential of the source/drain to the channel.

This 3-D boundary value problem can be divided into three sub-problems, including 1-D Poisson's equation, 2-D and 3-D Laplace equation. Using the superposition principle, the complete potential solution is  $\phi(x, y, z) = \phi_1(z) + \phi_2(x, z) + \phi_3(x, y, z)$ , where  $\phi_1(z)$ ,  $\phi_2(x, z)$ , and  $\phi_3(x, y, z)$  are solutions of the 1-D, 2-D, and 3-D sub-problem, respectively. The 1-D solution  $\phi_1(z)$  can be expressed as:

$$\phi_1(z) = -\frac{qN_a}{2\varepsilon_{si}}z^2 + az + b \qquad (2-3a)$$

$$a = \frac{\left(V_{tg} - V_{fb}\right) - \left(V_{ug} - V_{fb}\right) + \frac{qN_a}{2\varepsilon_{si}} \left(H_{fin}^2 + 2 \cdot \frac{\varepsilon_{si}}{\varepsilon_i} t_{i,t} H_{fin}\right)}{H_{fin} + \frac{\varepsilon_{si}}{\varepsilon_i} t_{i,t} + \frac{\varepsilon_{si}}{\varepsilon_{ox}} t_{ox,u}}$$
(2-3b)

$$b = \frac{\varepsilon_{si}}{\varepsilon_{ox}} t_{ox,u} a + \left( V_{ug} - V_{fb} \right)$$
(2-3c)

In solving the 2-D and 3-D sub-problems, approximation was made to avoid the numerical iterations required in finding the eigenvalues [13] and to simplify the solution form. The boundary conditions [Equation (2-2a) to (2-2d)] are simplified by converting the gate dielectric thickness to  $(\varepsilon_{si}/\varepsilon_i)$  times and replacing the gate dielectric region with an equivalent Si region [14]. The electric field discontinuity across the gate dielectric and Si-fin interface can thus be eliminated. In other words, the Si-fin body and the gate dielectric region are treated as a homogeneous silicon cuboid with an effective width  $W_{eff}$  and an effective height  $H_{eff}$  given by Equation (2-4) and (2-5), respectively.

$$W_{eff} = W_{fin} + \frac{\varepsilon_{si}}{\varepsilon_i} (t_{i,f} + t_{i,b})$$

$$H_{eff} = H_{fin} + \frac{\varepsilon_{si}}{\varepsilon_i} t_{i,t} + t_{ox,u}$$
(2-4)
(2-4)
(2-5)

The 2-D solution  $\phi_2(x, z)$  can be obtained using the method of separation of variables:

$$\phi_{2}(x,z) = \sum_{i=1}^{\infty} \left[ c_{i} \sinh\left(\frac{i\pi}{H_{eff}}\left(x + \frac{\varepsilon_{si}}{\varepsilon_{i}}t_{i,b}\right)\right) + c_{i}' \sinh\left(\frac{i\pi}{H_{eff}}\left(W_{eff} - \left(x + \frac{\varepsilon_{si}}{\varepsilon_{i}}t_{i,b}\right)\right)\right)\right] \cdot \sin\left(\frac{i\pi}{H_{eff}}\left(z + t_{ox,u}\right)\right)$$

$$(2-6a)$$

where

$$c_{i} = \frac{1}{\sinh\left(i\pi\frac{W_{eff}}{H_{eff}}\right)} \left[ 2\left(V_{fg} - V_{fb} - b\right)\frac{1 - (-1)^{i}}{i\pi} + 2a\left(\frac{t_{ox,u}}{i\pi} + \frac{\left(H_{eff} - t_{ox,u}\right)(-1)^{i}}{i\pi}\right) + \frac{qN_{a}}{\varepsilon_{si}}\left(\frac{\left(t_{ox,u}\right)^{2}}{i\pi} - \frac{\left(H_{eff} - t_{ox,u}\right)^{2}(-1)^{i}}{i\pi} + 2H_{eff}^{2}\frac{(-1)^{i} - 1}{(i\pi)^{3}}\right) \right]$$
(2-6b)

$$c_{i}' = \frac{1}{\sinh\left(i\pi\frac{W_{eff}}{H_{eff}}\right)} \left[ 2\left(V_{bg} - V_{fb} - b\right)\frac{1 - (-1)^{i}}{i\pi} + 2a\left(\frac{t_{ox,u}}{i\pi} + \frac{\left(H_{eff} - t_{ox,u}\right)(-1)^{i}}{i\pi}\right) + \frac{qN_{a}}{\varepsilon_{si}}\left(\frac{\left(t_{ox,u}\right)^{2}}{i\pi} - \frac{\left(H_{eff} - t_{ox,u}\right)^{2}(-1)^{i}}{i\pi} + 2H_{eff}^{2}\frac{(-1)^{i}}{(i\pi)^{3}}\right) \right]$$
(2-6c)

Similarly, the 3-D solution  $\phi_3(x, y, z)$  can also be obtained and expressed as

$$\phi_3(x, y, z) = \sum_{m=1}^{\infty} \sum_{n=1}^{\infty} \left[ e_{m,n} \sinh(k_y y) + e'_{m,n} \sinh(k_y (L_{eff} - y)) \right] \cdot \sin\left(\frac{m\pi}{W_{eff}} \left(x + \frac{\varepsilon_{si}}{\varepsilon_i} t_{i,b}\right)\right) \cdot \sin\left(\frac{n\pi}{H_{eff}} \left(z + t_{ox,u}\right)\right)$$

(2**-**7a)

where

$$k_{y} = \sqrt{\left(\frac{m\pi}{W_{eff}}\right)^{2} + \left(\frac{n\pi}{H_{eff}}\right)^{2}} + \left(\frac{n\pi}{H_{eff}}\right)^{2}$$

$$e_{m,n} = \frac{1}{\sin(k_{y}L_{eff})} \left\{ \left[ (-\phi_{ms} + V_{DS} - b) \cdot \frac{1 - (-1)^{m}}{m\pi} + \frac{qN_{a}}{2\varepsilon_{st}} \right] + \frac{QW_{eff}}{\varepsilon_{st}} \left[ (-\phi_{ms} + V_{DS} - b) \cdot \frac{1 - (-1)^{m}}{m\pi} + \frac{qN_{a}}{2\varepsilon_{st}} \right] + \frac{2W_{eff}}{m\pi} + \frac{2W_{eff}}{(m\pi)^{3}} + \frac{2W_{eff}}{(m\pi)^{3}} \right]$$

$$\left( \left( W_{eff} - \frac{\varepsilon_{si}}{\varepsilon_{st}} t_{i,b} \right) (-1)^{m} + \frac{\varepsilon_{si}}{\varepsilon_{st}} t_{i,b} \right) \right] + \left( t_{st} (-1)^{m} - \frac{(-1)^{n}}{m\pi} + \frac{(-1)^$$

$$+ a \left( \frac{\left( \frac{W_{eff} - \frac{c_{si}}{\varepsilon_{i}} t_{i,b}}{\varepsilon_{i}} \right) (-1)^{m} + \frac{c_{si}}{\varepsilon_{i}} t_{i,b}}{n\pi}}{m\pi} \right) \right) \cdot \frac{4 \cdot \left(1 - (-1)^{n}\right)}{n\pi} + 2c_{m} \frac{\frac{(-1)}{n\pi} \sinh\left(m\pi \frac{m}{W_{eff}}\right)}{1 + \left(\frac{m}{n} \frac{H_{eff}}{W_{eff}}\right)^{2}} - 2c_{m} \frac{\frac{1}{n\pi} \sinh\left(m\pi \frac{m}{W_{eff}}\right)}{1 + \left(\frac{m}{n} \frac{H_{eff}}{W_{eff}}\right)^{2}} \right) = \frac{1}{1 + \left(\frac{m}{n} \frac{H_{eff}}{W_{eff}}\right)^{2}} = \frac{1}{1 + \left(\frac{m}{n} \frac{H_{eff}}{W_{eff}}\right)^{2}}$$

(2-7c)

$$e'_{m,n} = \frac{1}{\sin(k_{y}L_{eff})} \left\{ \left[ (-\phi_{ms} - b) \cdot \frac{1 - (-1)^{m}}{m\pi} + \frac{qN_{a}}{2\varepsilon_{si}} \right] - \frac{\left( W_{eff} - \frac{\varepsilon_{si}}{\varepsilon_{i}} t_{i,b} \right)^{2} (-1)^{m} - \left( \frac{\varepsilon_{si}}{\varepsilon_{i}} t_{i,b} \right)^{2}}{m\pi} + \frac{2W_{eff}^{2} \left( (-1)^{m} - 1 \right)}{(m\pi)^{3}} \right\}$$

$$+ a \left( \frac{\left( W_{eff} - \frac{\varepsilon_{si}}{\varepsilon_{i}} t_{i,b} \right) (-1)^{m} + \frac{\varepsilon_{si}}{\varepsilon_{i}} t_{i,b}}{m\pi} \right) \left| \cdot \frac{4 \cdot \left( 1 - (-1)^{n} \right)}{n\pi} + 2c_{m} \frac{\frac{(-1)^{n}}{n\pi} \sinh \left( m\pi \frac{H_{eff}}{W_{eff}} \right)}{1 + \left( \frac{m}{n} \frac{H_{eff}}{W_{eff}} \right)^{2}} - 2c_{m}^{'} \frac{\frac{1}{n\pi} \sinh \left( m\pi \frac{H_{eff}}{W_{eff}} \right)}{1 + \left( \frac{m}{n} \frac{H_{eff}}{W_{eff}} \right)^{2}} \right\}$$
(2-7d)

Our potential solution has been verified by 3-D device simulation [15]. Figure 2-2(a) and (b) compare the derived channel potential distribution with device simulation (at  $V_{GS} = -0.2V$ ) for heavily doped devices and lightly doped devices, respectively. Note that a smaller EOT is used in the lightly-doped case to sustain the electrostatic integrity [3]. It can be seen that our model shows satisfactory accuracy.

#### 2.2.2 Analytical Channel Potential Solution for GAA Structure

For GAA structure, the cylindrical channel is wrapped by gate insulator and connected to the gate terminal. Since the GAA structure is symmetrical in the  $\theta$ -direction (Figure 2-3), the 2-D potential distribution  $\phi(r, y)$  satisfies the 2-D Poisson's equation:

ALLIN.

$$\frac{\partial^2 \phi(r, y)}{\partial r^2} + \frac{1}{r} \frac{\partial \phi(r, y)}{\partial r} + \frac{\partial^2 \phi(r, y)}{\partial y^2} = -\frac{qN_a}{\varepsilon_{st}}$$
(2-8)

The boundary conditions for GAA MOSFETs are

$$\frac{\partial \phi(r, y)}{\partial r} \bigg|_{r=0} = 0$$
 (2-9a)

$$\varepsilon_{si} \cdot \frac{\partial \phi(r, y)}{\partial r} \Big|_{r=D/2} = C_i \cdot \left[ V_{GS} - V_{fb} - \phi(r = D/2, y) \right]$$
(2-9b)

$$C_i = 2\varepsilon_i / [D \cdot \ln(1 + 2t_i / D)]$$
(2-9c)

$$\phi(r, y=0) = -\phi_{ms} \tag{2-9d}$$

$$\phi(r, y = L_{eff}) = -\phi_{ms} + V_{DS}$$
(2-9e)

where D and  $t_i$  are the channel diameter and thickness of gate insulator, respectively. Note that

Equation (2-9c) is the capacitance per unit length for an infinite long cylindrical capacitor, which neglects the fringing effect of the field near the edges of the capacitor [16].

Similar to the procedure used in the multi-gate structure, this 2-D boundary value problem can be divided into two sub-problems, including 1-D Poisson's equation and 2-D Laplace equation. Using the superposition principle, the complete potential solution is  $\phi(r, y)$ =  $\phi_1(r) + \phi_2(r, y)$ , where  $\phi_1(r)$  and  $\phi_2(r, y)$  are solutions of the 1-D and 2-D sub-problems, respectively. Solving the boundary value problem in cylindrical coordinate [17], the solution can be expressed as

$$\phi_1(r) = Ar^2 + B \qquad (2-10a)$$

where

$$A = -\frac{qN_a}{4\varepsilon_{si}}$$
(2-10b)  

$$B = V_{GS} - V_{fb} + \frac{qN_a}{\varepsilon_{si}} \frac{D}{2} \left(\frac{D}{2} + 2\frac{\varepsilon_{si}}{C_i}\right)$$
(2-10c)  

$$\phi_2(r, z) = \sum_n \left[k_n \cdot \sinh(\lambda_n \cdot y) + k'_n \cdot \sinh(\lambda_n(L_{eff} - y))\right] \cdot J_0(\lambda_n \cdot r)$$
(2-11)

where  $J_{\nu}(x)$  is called Bessel function of the first kind of order  $\nu$  [17].  $\lambda_n$  can be determined by

$$J_0\left(\lambda_n \frac{D}{2}\right) - \frac{\varepsilon_{si}}{C_i} \lambda_n J_1\left(\lambda_n \frac{D}{2}\right) = 0$$
 (2-12)

The coefficients  $k_n$  and  $k_n$ ' can be expressed as

$$k_{n} = \frac{2}{\left[\left(\frac{C_{i}}{\lambda_{n}\varepsilon_{si}}\right)^{2} + 1\right] \cdot J_{0}^{2}\left(\lambda_{n}\frac{D}{2}\right) \cdot \sinh\left(\lambda_{n}L_{eff}\right)} \cdot \left\{-A \cdot \left[\frac{1}{\lambda_{n}}\left(\frac{D}{2}\right)^{3} \cdot J_{1}\left(\lambda_{n}\frac{D}{2}\right) - 2\left(\frac{1}{\lambda_{n}}\right)^{2}\left(\frac{D}{2}\right)^{2} \cdot J_{2}\left(\lambda_{n}\frac{D}{2}\right)\right] + \left(V_{DS} - \phi_{ms} - B\right)\frac{1}{\lambda_{n}}\frac{D}{2} \cdot J_{1}\left(\lambda_{n}\frac{D}{2}\right)\right\}$$

$$k_{n}^{\prime} = \frac{2}{\left[\left(\frac{C_{i}}{\lambda_{n}\varepsilon_{si}}\right)^{2} + 1\right] \cdot J_{0}^{2}\left(\lambda_{n}\frac{D}{2}\right) \cdot \sinh\left(\lambda_{n}L_{eff}\right)} \cdot \left\{-A \cdot \left[\frac{1}{\lambda_{n}}\left(\frac{D}{2}\right)^{3} \cdot J_{1}\left(\lambda_{n}\frac{D}{2}\right) - 2\left(\frac{1}{\lambda_{n}}\right)^{2}\left(\frac{D}{2}\right)^{2} \cdot J_{2}\left(\lambda_{n}\frac{D}{2}\right)\right] + \left(-\phi_{ms} - B\right)\frac{1}{\lambda_{n}}\frac{D}{2} \cdot J_{1}\left(\lambda_{n}\frac{D}{2}\right)\right\}$$
(2-13b)

Figure 2-4 compares the derived channel potential distribution with 3-D device simulation for both lightly doped  $(1 \times 10^{15} \text{ cm}^{-3})$  and heavily doped  $(3 \times 10^{18} \text{ cm}^{-3})$  GAA devices. It can be seen that our model shows satisfactory accuracy for various channel doping.

## 2.2.3 Modeling of Subthreshold Current and V<sub>th</sub> Using the Channel Potential Solution

The subthreshold current can be derived using the channel potential solution. For example, the current density  $J_n(r, y)$  of a GAA device at the position (r, y) can be expressed as [18]:

$$J_n(r,y) = -q\mu_n n(r,y) \cdot \frac{dV(y)}{dy} = -q\mu_n \cdot \frac{n_i^2}{N_a} \exp\left[\frac{\phi(r,y) - V(y)}{kT/q}\right] \cdot \frac{dV(y)}{dy}$$
(2-14)

where n(r, y) is the electron density at the position (r, y) and V(y) is the quasi-Fermi potential.  $\mu_n$  is the carrier mobility. The current  $I_{DS}(y)$  can be derived by integrating in r and  $\theta$  directions:

$$I_{DS}(y) = -q\mu_n \left\{ -2\pi \int_0^{D/2} r \cdot \frac{n_i^2}{N_a} \exp\left[\frac{\phi(r, y) - V(y)}{kT/q}\right] dr \right\} \cdot \frac{dV(y)}{dy}$$
(2-15)

Since the electron current flow is continuous, the subthreshold current  $I_{DS}$  is independent of y and can obtained by

$$I_{DS} = \frac{q\mu_n (kT/q) (n_i^2 / N_a) [1 - \exp(-V_{DS} / (kT/q))]}{\int_0^{L_{eff}} dy / \left[ 2\pi \int_0^{D/2} r \cdot \exp[\phi(r, y) / (kT/q)] dr \right]}$$
(2-16)

Since the derivation procedure of  $I_{DS}$  for multi-gate structure is similar, the expression of  $I_{DS}$  for multi-gate structure is similar to Equation (2-16) except for the integral term in the denominator. For multi-gate structure,

$$I_{DS} = \frac{q\mu_n (kT/q) (n_i^2/N_a) [1 - \exp(-V_{DS}/(kT/q))]}{\int_0^{L_{eff}} dy / \left[ \int_0^{H_{fin}} \int_0^{W_{fin}} \exp[\phi(x, y, z)/(kT/q)] dx dz \right]}$$
(2-17)

The subthreshold current derived by Equation (2-16) and (2-17) has been verified by 3-D device simulation. Figure 2-5(a) and (b) compares the derived subthreshold current with device simulation for heavily doped devices and lightly doped devices, respectively. Besides, we define the V<sub>th</sub> as the gate voltage at which the calculated subthreshold current  $I_{DS} = 300$ nA ×  $W_{total}/L_{eff}$  [19], where W<sub>total</sub> is the total width. For multi-gate structure, W<sub>total</sub> =  $2H_{fin}+W_{fin}$  and for GAA structure, W<sub>total</sub> =  $\pi \cdot D$ . Since our calculated subthreshold current is applicable for the subthreshold regime, we focus on the accuracy for V<sub>GS</sub> below V<sub>th</sub>. For heavily doped devices [Figure 2-5(a)], the V<sub>th</sub> is around 0.4V and for lightly doped case [Figure 2-5(b)] the V<sub>th</sub> is around 0.2V. It can be seen that our model shows satisfactory accuracy.

Compared with the TCAD device simulation, our methodology shows higher efficiency in determining the subthreshold current and  $V_{th}$  of multi-gate and GAA devices. In our calculation, the CPU time needed is less than 20% of that needed for TCAD simulation. More importantly, this theoretical framework provides more scalable and predictive results than experimental or TCAD simulation does.

## 2.3 Impact of Aspect Ratio on Random Dopant Fluctuation for Multi-Gate MOSFETs

With the scaling of device geometry, random dopant fluctuation (RDF) has become a

crucial issue to device design. In this section, we compare the  $V_{th}$  dispersion caused by RDF for FinFET, Tri-gate and Quasi-planar devices with both heavily doped and lightly doped channels [20]. Through our theoretical model, the impact of device aspect ratio on the random dopant fluctuation in multi-gate MOSFETs is examined.

Although the actual 3-D charge distribution is not uniform, we can incorporate the dopant number fluctuation in our theoretical framework to assess the feasibility of various multi-gate device designs. The dopant number in the channel has been found to follow Poisson distribution [21] and the V<sub>th</sub> distribution caused by random dopant fluctuation can be approximated as Gaussian distribution [21]-[23]. With MOSFET scaling, the V<sub>th</sub> distribution gradually changes its shape from the Gaussian to a Poisson-like distribution [23]. To assess the V<sub>th</sub> variation of multi-gate devices caused by dopant number fluctuation, we assume that the dopant number in the channel follows Poisson distribution [23], [24] and the standard deviation ( $\sigma$ ) of the dopant number is n<sub>a</sub><sup>1/2</sup>, where n<sub>a</sub> is the average dopant number in the Si-body. The V<sub>th</sub> variation for dopant number fluctuation can then be calculated as  $\Delta V_{th}=|V_{th}(+3\sigma)-V_{th}(-3\sigma)|/2$ .

To compare the multi-gate devices with various aspect ratio (AR=H<sub>fin</sub>/W<sub>fin</sub>), we focus on the FinFET (AR=2), Tri-gate (AR=1), and Quasi-planar (AR=0.5) structures (Figure 2-6). The total width ( $W_{total}$ =2H<sub>fin</sub>+ $W_{fin}$ ) of various AR devices are all equal to 75nm to make fair comparison. Besides heavily doped devices, we also examined the impact of RDF on the V<sub>th</sub> dispersion of lightly doped devices. For heavily doped devices, the channel doping is equal to  $6 \times 10^{18}$  cm<sup>-3</sup>. For lightly doped channel the channel doping is  $1 \times 10^{17}$  cm<sup>-3</sup>. Note that gate oxide ( $t_{ox}$ =1nm) is used for heavily doped devices, while high-k dielectric ( $t_{HfO2}$ =2nm and the dielectric constant of HfO<sub>2</sub> is 25) is used for lightly doped ones to sustain the device electrostatics [3].

Figure 2-7 shows the AR dependence of  $\Delta V_{th}$  caused by RDF, and the results are verified

with device simulation [15]. For heavily doped channel, the  $\Delta V_{th}$  increases with AR, and the minimum  $\Delta V_{th}$  occurs at AR=0.5, i.e., Quasi-planar device. This is because for a given W<sub>total</sub>, the devices with AR=0.5 possess the largest channel volume (Figure 2-8). Since

$$\Delta V_{th} = \frac{dV_{th}}{dN_a} \cdot \Delta N_a \tag{2-18}$$

$$\Delta N_a = \frac{\Delta n_a}{V} \propto \frac{\sqrt{n_a}}{V} = \frac{\sqrt{N_a \cdot V}}{V} = \frac{\sqrt{N_a}}{\sqrt{V}}$$
(2-19)

where V is the channel volume, the devices with larger channel volume show smaller  $\Delta V_{th}$ . In addition to channel volume, Equation (2-18) demonstrates that the V<sub>th</sub> sensitivity to the channel doping (dV<sub>th</sub>/dN<sub>a</sub>) may also determine the  $\Delta V_{th}$ . Figure 2-9 shows the channel doping dependence of V<sub>th</sub> for devices with heavily doped channel. It can be seen that FinFET, Tri-gate and Quasi-planar devices show similar V<sub>th</sub> sensitivity. Therefore, for heavily doped channel, Quasi-planar device shows better immunity to RDF than FinFET and Tri-gate because of its larger channel volume.

Figure 2-10 shows that for lightly doped channel, the  $\Delta V_{th}$  increases as AR decreases. This is because for lightly doped channel, devices with different AR show different  $V_{th}$  sensitivity to channel doping (Figure 2-11). For lightly doped channel, FinFET shows the smallest  $V_{th}$  sensitivity to channel doping because of its narrower  $W_{fin}$  for a given  $W_{total}$ . In other words,  $W_{fin}$  scaling enhances the gate control and reduces the  $V_{th}$  dependence on the channel doping. Therefore, FinFET shows the best immunity to dopant fluctuation for lightly doped channel.

To assess the impact of random dopant fluctuation on the overall V<sub>th</sub> variation, we have calculated the proportion of V<sub>th</sub> dispersion due to random dopant fluctuation to the overall V<sub>th</sub> variation (Figure 2-12). The  $\Delta V_{th}$  caused by L<sub>eff</sub> variation ( $\Delta V_{th,Leff}$ ), W<sub>fin</sub> variation ( $\Delta V_{th,Wfin}$ ), H<sub>fin</sub> variation ( $\Delta V_{th,Hfin}$ ) and random dopant fluctuation ( $\Delta V_{th,RDF}$ ) are considered in our calculation. We assume that the  $3\sigma$  process variations of these device parameters are ±10% of their nominal values, and the V<sub>th</sub> variation is defined as  $\Delta V_{th}=|V_{th}(+10\%)-V_{th}(-10\%)|/2$  [24]. The overall V<sub>th</sub> variation is defined as  $\Delta V_{th}^2 = \Delta V_{th,Leff}^2 + \Delta V_{th,Wfin}^2 + \Delta V_{th,Hfin}^2 + \Delta V_{th,RDF}^2$ . Figure 2-12(a) shows that for heavily doped channel, random dopant fluctuation dominates the overall V<sub>th</sub> dispersion and the Quasi-planar device shows better immunity than devices with other AR to dopant fluctuation. Our theoretical result is consistent with the experimental data from [25], which showed that for doped channel, the  $\sigma V_{th}$  of the devices with smaller volume is larger than that of the devices with larger volume. Although lightly doped channel has been suggested [26] to suppress the V<sub>th</sub> variation caused by dopant fluctuation, Figure 2-12(b) shows that the V<sub>th</sub> variation caused by dopant fluctuation is still significant for lightly-doped Tri-gate and Quasi-planar devices. The impact of RDF may still be an issue to the V<sub>th</sub> dispersion of lightly doped channel unless devices with good electrostatic integrity such as FinFET are used.

## 2.4 Sensitivity of GAA MOSFETs to Process Variations – A Comparison with Multi-Gate MOSFETs

To assess the sensitivity of GAA and multi-gate MOSFETs to process variations, we assume that the device parameters such as  $L_{eff}$ , channel diameter (*D*) of GAA structure, and  $W_{fin}$  of multi-gate MOSFETs vary by  $\pm 2.5$ nm ( $\pm 3\sigma$  value,  $\sigma$  is the standard deviation) [26]. This  $3\sigma$  value is estimated from the combination of process variations such as lithography variation, etch variation, and resist trim variation [26]. Similar to the previous section, the impact of dopant number fluctuation is considered assume that the channel dopant number follows the Poisson distribution and the  $\sigma$  of the dopant number is  $n_a^{1/2}$ , where  $n_a$  is the average dopant number in the Si-channel. The corresponding  $V_{th}$  variation for process variations and dopant number fluctuation can be calculated as  $\Delta V_{th} = [V_{th}(+3\sigma) - V_{th}(-3\sigma)]/2$ 

[24].

To compare the GAA structure with multi-gate MOSFETs, the total width ( $W_{total}$ ) of GAA ( $W_{total} = \pi \cdot D$ ) and multi-gate MOSFETs ( $W_{total} = 2H_{fin} + W_{fin}$ ) are equal to make fair comparison. Multi-gate structures with various ARs (AR =  $H_{fin} / W_{fin}$ ) are considered, including FinFET (AR = 2) and Tri-gate (AR = 1). Devices with various channel doping are considered. For heavily doped devices, the channel doping is equal to  $1 \times 10^{17}$  cm<sup>-3</sup>.

Figure 2-13 shows the calculated  $\Delta V_{th}$  caused by dopant number fluctuation ( $\Delta V_{th,RDF}$ ) for  $W_{total} = 75$ nm and  $L_{eff} = 25$ nm, and the results are verified with device simulation [15]. The  $\Delta V_{th,RDF}$  for heavily-doped GAA device is larger than that of multi-gate MOSFETs. This is because for a given total width, GAA device possesses smaller channel volume than FinFET and Tri-gate. Besides, it can seen that for heavily doped channel, the  $\Delta V_{th,RDF}$  is significantly larger than that of lightly doped ones. The V<sub>th</sub> dispersion due to dopant number fluctuation is a crucial concern for heavily doped device design.

Figure 2-14 shows the calculated  $\Delta V_{th}$  caused by  $L_{eff}$  variation ( $\Delta V_{th,Leff}$ ) for  $W_{total} =$ 75nm and  $L_{eff} = 25$ nm. The discrepancies of  $\Delta V_{th,Leff}$  for heavily doped devices are not significant. For lightly doped channel, the  $\Delta V_{th,Leff}$  of GAA device is also close to that of FinFET. However, the  $\Delta V_{th,Leff}$  of GAA device is much smaller that that of Tri-gate. The  $\Delta V_{th,Leff}$  is determined by the  $V_{th}$  roll-off characteristics. Figure 2-15(a) demonstrates that for heavily doped channel, the  $V_{th}$  roll-off of the three devices are similar because channel doping reduces the geometry dependence of electrostatic integrity. In Figure 2-15(b), the  $V_{th}$  roll-off of lightly doped GAA MOSFET is close to that of lightly doped FinFET. Since  $W_{fin}$  scaling is more effective than  $H_{fin}$  scaling in the suppression of  $V_{th}$  roll-off, especially for lightly doped case, the  $V_{th}$  variation for narrower  $W_{fin}$  devices like FinFET is smaller than Tri-gate.

Figure 2-16 shows the calculated  $\Delta V_{th}$  caused by channel thickness (t<sub>si</sub>) variation ( $\Delta V_{th,tsi}$ )

for  $W_{total} = 75$ nm and  $L_{eff} = 25$ nm.  $W_{fin}$  variation and Diameter variation are considered for multi-gate MOSFETs and GAA devices, respectively. It can be seen that for heavily doped case, the  $\Delta V_{th}$  of FinFET is larger than that of Tri-gate. For lightly doped case, however, the  $\Delta V_{th}$  of Tri-gate is significantly larger than that of FinFET. This can be explained by the  $W_{fin}$ dependence of  $V_{th}$ . Figure 2-17(a) shows that for heavily doped devices, the  $V_{th}$  decreases with  $W_{fin}$  because of the reverse narrow width effect. Also shown in Figure 2-17(a) is that the  $V_{th}$  sensitivity to  $W_{fin}$ ,  $|dV_{th}/dW_{fin}|$ , is larger for devices with narrower  $W_{fin}$ . Therefore, FinFET with its inherently narrower  $W_{fin}$  shows larger  $\Delta V_{th}$  as  $W_{fin}$  varies. Figure 2-17(b) shows that for lightly doped devices, the  $V_{th}$  increases as  $W_{fin}$  decreases because of smaller  $V_{th}$  roll-off in narrower devices. Also shown in Figure 2-17(b) is that the  $V_{th}$  sensitivity to  $W_{fin}$ . Therefore, Tri-gate with its inherently wider  $W_{fin}$  shows larger  $\Delta V_{th}$  as  $W_{fin}$  varies.

Figure 2-16 shows that for lightly doped channel, the  $\Delta V_{th,tsi}$  of GAA device is smaller than that of multi-gate MOSFETs. This is because the surrounding gate structure of GAA device reduces the channel thickness dependence of V<sub>th</sub>. Figure 2-18 shows that the GAA structure with a square cross section (which possesses the same channel volume as cylindrical GAA structure) shows similar V<sub>th</sub> sensitivity (dV<sub>th</sub>/dW<sub>fin</sub>) as that (dV<sub>th</sub>/dD) of the cylindrical GAA structure. Although multi-gate structures with higher AR can be used to improve the immunity to W<sub>fin</sub> variation, Figure 2-19 shows that with the scaling of W<sub>total</sub>, the  $\Delta V_{th,tsi}$  of GAA device decreases more rapidly than that of FinFET.

To assess the overall V<sub>th</sub> variation ( $\Delta V_{th,total}$ ) for GAA device and multi-gate devices, we assume that the variation sources such as dopant number fluctuation, L<sub>eff</sub> variation, and channel thickness variation are independent. The overall V<sub>th</sub> variation can then be calculated as  $\Delta V_{th,total}^2 = \Delta V_{th,RDF}^2 + \Delta V_{th,Leff}^2 + \Delta V_{th,tsi}^2$ . Figure 2-20 compares the calculated  $\Delta V_{th,total}^2$  of GAA device and AR = 2 FinFET for W<sub>total</sub> = 75nm and L<sub>eff</sub> = 25nm. For heavily doped

channel, dopant number fluctuation dominates the overall  $V_{th}$  dispersion, and the  $\Delta V_{th,total}$  of GAA device is larger than that of FinFET because of its smaller channel volume. For lightly doped channel, process-induced geometry variations dominate the overall  $V_{th}$  dispersion, and the  $\Delta V_{th,total}$  of GAA device is smaller than that of FinFET because of its better immunity to channel thickness variation.

#### 2.5 Summary

In this chapter, we compare the sensitivity of threshold voltage to process variations for multi-gate devices with various aspect ratio and GAA device using analytical solutions of 3-D Poisson's equation verified with device simulation. Our study indicates that lightly doped GAA device shows the smallest  $V_{th}$  variation caused by process variation and dopant number fluctuation. Especially, GAA device shows better immunity to channel thickness variation than multi-gate structure because of its inherently superior surrounding gate structure. For heavily doped devices, dopant number fluctuation may become the dominant factor in the determination of overall  $V_{th}$  variation. The  $V_{th}$  dispersion of GAA device may therefore be larger than that of multi-gate MOSFETs because of its larger surface-to-volume ratio. We also analyze the impact of aspect ratio on the  $V_{th}$  dispersion due to dopant number fluctuation for multi-gate MOSFETs. For heavily doped channel, Quasi-planar device shows smaller  $V_{th}$  dispersion due to random dopant fluctuation may still be significant in the lightly doped channel, especially for Tri-gate and Quasi-planar devices because of the larger  $V_{th}$  sensitivity to the channel doping.

#### References

[1] T. Skotnicki, "Nano-CMOS & Emerging Technologies—Myths and Hopes," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2006, pp. 2-5.

 [2] O. Faynot, G. Barna, R. Ritzenthaler, and P. Gidon, "Scaling of Multiple-Gate Fully Depleted SOI Transistors," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2004, pp. 764-765.

[3] J. Kavalieros, B. Doyle, S. Datta, G. Dewey, M. Doczy, B. Jin, D. Lionberger, M. Metz, W. Rachmady, M. Radosavljevic, U. Shah, N. Zelick, and R. Chau, "Tri-Gate Transistor Architecture with High-k Gate Dielectrics, Metal Gates and Strain Engineering," in *Symp. VLSI Tech. Dig.*, 2006, pp. 50-51.

[4] M. J. H. van Dal, N. Collaert, G. Doombos, G. Vellianitis, G. Curatola, B. J. Pawlak, R. Duffy, C. Jonville, B. Degroote, E. Altamirano, E. Kunnen, M. Demand, S. Beckx, T. Vandeweyer, C. Delvaux, F. Leys, A. Hikavyy, R. Rooyackers, M. Kaiser, R. G. R. Weemaes, S. Biesemans, M. Jurczak, K. Anil, L. Witters, and R. J. P. Lander, "Highly Manufacturable FinFETs with Sub-10nm Fin Width and High Aspect Ratio Fabricated with Immersion Lithography," in *Symp. VLSI Tech. Dig.*, 2007, 7A-3.

[5] F. L. Yang, D. H. Lee, H. Y. Chen, C. Y. Chang, S. D. Liu, C. C. Huang, T. X. Chung, H.
W. Chen, C. C. Huang, Y. H. Liu, C. C. Wu, C. C. Chen, S. C. Chen, Y. T. Chen, Y. H. Chen,
C. J. Chen, B. W. Chan, P. F. Hsu, J. H. Shieh, H. J. Tao, Y. C. Yeo, Y. Li, J. W. Lee, P. Chen,
M. S. Liang, and C. Hu, "5nm-Gate Nanowire FinFET," in *Symp. VLSI Tech. Dig.*, 2004, pp. 196-197.

[6] S. D. Suk, S. Y. Lee, S. M. Kim, E. J. Yoon, M. S. Kim, M. Li, C. W. Oh, K. H. Yeo, S. H. Kim, D. S. Shin, and K. H. Lee, "High Performance 5nm Radius Twin Silicon Nanowire MOSFET (TSNWFET): Fabrication on Bulk Si Wafer, Characteristics, and Reliability," in *IEDM Tech. Dig.*, 2005, pp. 717-720.

[7] N. Singh, A. Agarwal, L. K. Bera, T. Y. Liow, R. Yang, S. C. Rustagi, C. H. Tung, R. Kumar, G. Q. Lo, N. Balasubramanian, and D. L. Kwong, "High-Performance Fully Depleted Silicon Nanowire (Diameter  $\leq$  5nm) Gate-All-Around CMOS Devices," *IEEE Electron Devices Lett.*, vol. 27, no. 5, pp. 383-386, May 2006.

[8] J. Wang, E. Polizzi, and M. Lundstrom, "A Computational Study of Ballistic Silicon Nanowire Transistors," in *IEDM Tech. Dig.*, 2003, pp. 29.5.1-29.5.4.

[9] R. Wang, J. Zhuge, R. Huang, Y. Tian, H. Xiao, L. Zhang, C. Li, X. Zhang, and Y. Wang, "Analog/RF Performance of Si Nanowire MOSFETs and the Impact of Process Variation," *IEEE Trans. Electron Devices*, vol. 54, no. 6, pp. 1288-1294, Jun. 2007.

[10] B. Paul, S. Fujita, M. Okajima, T. H. Lee, H. S. P. Wong, and Y. Nishi, "Impact of a Process Variation on Nanowire and Nanotube Device Performance," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2369-2376, Sept. 2007.

[11] Y.-S. Wu and P. Su "Sensitivity of Gate-All-Around Nanowire MOSFETs to Process Variations – A Comparison with Multigate MOSFETs," *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 3042-3047, Nov. 2008.

[12] Y.-S. Wu and P. Su, "Sensitivity of Multigate MOSFETs to Process Variations—An Assessment Based on Analytical Solutions of 3-D Poisson's Equation," *IEEE Trans. Nanotechnol.*, vol. 7, no. 3, pp. 299–304, May 2008.

[13] G. Katti, N. DasGupta, and A. DasGupta, "Threshold Voltage Model for Mesa-Isolated Small Geometry Fully Depleted SOI MOSFETs Based on Analytical Solution of 3-D Poisson's Equation," *IEEE Trans. Electron Devices*, vol. 51, no. 7, pp. 1169-1177, Jul. 2004.

[14] T. N. Nguyen, "Small-Geometry MOS Transistors: Physics and Modeling of Surfaceand Buried-Channel MOSFETs," Ph.D. dissertation, Stanford Univ., Stanford, CA, 1984.

[15] "ISE TCAD Rel. 10.0 Manual", DESSIS, 2004.

[16] D. K. Cheng, Field and Wave Electromagnetics, Addison-Wesley 1992.

[17] D. G. Zill and M. R. Cullen, *Differential Equations with Boundary-Value Problems*, 5th edition, Brooks/Cole 2001.

[18] Y. Taur and T. H. Ning, *Fundamentals of Modern VLSI Devices*. Cambridge, U.K.: Cambridge Univ. Press, 1998.

[19] G. Pei, J. Kedzierski, P. Oldiges, M. Ieong, and E. C. Kan, "FinFET Design Considerations Based on 3-D Simulation and Analytical Modeling," *IEEE Trans. Electron Devices*, vol. 49, no. 8, pp. 1411-1419, Aug. 2002.

[20] Y.-S. Wu and P. Su "Investigation of Random Dopant Fluctuation for Multi-Gate Metal-Oxide-Semiconductor Field-Effect Transistors Using Analytical Solutions of Three-Dimensional Poisson's Equation," *Jpn. J. Appl. Phys.*, vol. 47, no. 4, pp. 2097-2102, Apr. 2008.

[21] T. Mizuno, J. Okumtura, and A. Toriumi, "Experimental Study of Threshold Voltage Fluctuation Due to Statistical Variation of Channel Dopant Number in MOSFET's," *IEEE Trans. Electron Devices*, vol. 41, no. 11, pp. 2216-2221, Nov. 1994.

[22] N. Sano, K. Matsuzawa, A. Hiroki, and N. Nakayama, "Probability Distribution of Threshold Voltage Fluctuations in Metal-Oxide-Semiconductor Field-Effect- Transistors," *Jpn. J. Appl. Phys.*, vol. 41, pp. L552-L554, Apr. 2002.

[23] S. Toriyama and N. Sano, "Probability Distribution of Threshold Voltage Fluctuations in Metal-Oxide-Semiconductor Field-Effect-Transistors," *Physica E*, vol. 19, Issues 1-2, pp. 44-47, July 2003.

[24] T. Ohtou, N. Sugii, and T. Hiramoto, "Impact of Parameter Variations and Random Dopant Fluctuations on Short-Channel Fully-Depleted SOI MOSFETs with Extremely Thin BOX," in *Proc. Silicon Nanoelectronics Workshop*, 2006, Workshop Abs., pp. 15-16.

[25] A. V. Thean, Z. H. Shi, L. Mathew, T. Stephens, H. Desjardin, C. Parker, T. White, M. Stoker, L. Prabhu, R. Garcia, B. Y. Nguyen, S. Murphy, R. Rai, J. Conner, B. E. White, S.

Venkatesan, "Performance and Variability Comparisons between Multi-Gate FETs and Planar SOI Transistors," in *IEDM Tech. Dig.*, 2006.

[26] International technology roadmap for semiconductors [Online]. Available: http://www.itrs.net/.





Figure 2-1 Schematic sketch of the multi-gate device structure investigated in this study.





Figure 2-2 Analytical potential distribution compared with the result of 3-D device simulation. For the lightly doped case, a midgap workfunction is used (4.7eV).



Figure 2-3 The schematic sketch of cylindrical GAA structure investigated in this study. The origin (r = 0, y = 0) is defined at the center of the channel/source junction.







Figure 2-5 The calculated subthreshold current compared with the result of 3-D device simulation. (a) Heavily doped channel. (b) Lightly doped channel with high-k dielectric (the dielectric constant of  $HfO_2$  is 25). A midgap workfunction is given for both heavily and lightly doped devices (4.5eV).



Figure 2-6 Illustration of three different AR devices for a given total width: (a) FinFET (AR=2),

(b) Tri-gate (AR=1) and (c) Quasi-Planar device (AR=0.5).





Figure 2-8 For a given total width, devices with AR=0.5 possess the largest channel volume. Devices with larger volume will show less doping variation caused by random dopant fluctuation.



Figure 2-9 Model prediction of the doping dependence of  $V_{th}$  for heavily doped channel with the same total width.





Figure 2-10 The AR dependence of  $\Delta V_{th}$  caused by dopant number fluctuation in the lightly doped channel.



Figure 2-11 Model prediction of the doping dependence of  $V_{th}$  for lightly doped channel with the same total width.



Figure 2-12 The proportional of the  $\Delta V_{th}$  caused by dopant number fluctuation to the overall  $\Delta V_{th}$  for (a) heavily doped channel and (b) lightly doped channel.





Figure 2-13 Comparison of  $\Delta V_{th}$  caused by dopant number fluctuation ( $\Delta V_{th,RDF}$ ) between GAA device and multi-gate MOSFETs (AR = 1 and 2). Both heavily doped and lightly doped channels are considered.



Figure 2-14 Comparison of  $\Delta V_{th}$  caused by L<sub>eff</sub> variation ( $\Delta V_{th,Leff}$ ) between GAA NW and multi-gate MOSFETs (AR = 1 and 2).



Figure 2-15 The V<sub>th</sub> roll-off behaviors of GAA device and multi-gate MOSFETs (AR = 1 and 2). (a) Heavily doped channel. (b) Lightly doped channel with high k dielectric.





Figure 2-16 Comparison of  $\Delta V_{th}$  caused by channel thickness (t<sub>si</sub>) variation ( $\Delta V_{th,tsi}$ ) between GAA NW and multi-gate MOSFETs (AR = 1 and 2). W<sub>fin</sub> variation and Diameter variation are considered for multi-gate MOSFETs and GAA NW, respectively.



Figure 2-17 The  $W_{fin}$  dependence of  $V_{th}$  and  $|dV_{th}/dW_{fin}|$  for (a) heavily doped and (b) lightly doped multi-gate devices.





Figure 2-18 Comparison of  $V_{th}$  sensitivity to channel thickness for Tri-gate (AR = 1), GAA structure with a square cross section, and cylindrical GAA NW.



Figure 2-19 Model prediction of  $\Delta V_{th,tsi}$  dependence on total width (W<sub>total</sub>) for lightly doped GAA NW and FinFET (AR = 2 and AR = 3).



Figure 2-20 Comparison of overall V<sub>th</sub> variation ( $\Delta V_{th,total}$ ) between GAA NW and AR = 2 FinFET. (a) Heavily doped channel. (b) Lightly doped channel with high *k* dielectric.



# **Chapter 3 Impact of Quantum Confinement Effects on the** Sensitivity of FinFET and GAA MOSFETs to **Process Variations**

#### **3.1 Introduction**

In Chapter 2, we have assessed the V<sub>th</sub> sensitivity to process variations using analytical solutions of Poisson's equation. With the scaling of device geometry, however, the quantum-confinement effect becomes significant [1], [2] and results in carrier reduction and hence the V<sub>th</sub> shift. Therefore, the quantum-confinement effect may impact the sensitivity of  $V_{th}$  to process variations [3], [4].

The V<sub>th</sub> sensitivity to process variations shows surface orientation dependence because of the different degree of quantum-confinement effect for various surface orientations. Since the carrier mobility of a MOSFET also depends on the surface orientation, it has been proposed that with an optimized surface orientation, the circuit performance of a FinFET structure can be enhanced [5], [6]. Thus, the immunity of a FinFET structure with various surface orientations to process variations is an important issue.

Since the GAA structure is considered as an important candidate for ultimate CMOS scaling, the impacts of quantum-confinement effects may be especially significant because of the ultra-scaled channel thickness for GAA devices. The results in Chapter 2 indicate that the down-scaling of channel thickness decreases the sensitivity of V<sub>th</sub> to process variations. However, the impact of quantum-confinement effect is becoming crucial to the  $V_{th}$  sensitivity to process variations with the down-scaling of the channel thickness. Whether there is an optimum channel thickness design regarding the minimization of the Vth variation for GAA devices merits further investigation.

To account for the impacts of quantum-confinement effect, analytical solutions of Schrödinger equation needs to be included in our theoretical framework. The quantum-confinement effect is often considered to be independent of the carrier flow direction (i.e., channel length direction). Thus, the quantum-confinement model for long-channel and undoped devices was proposed using the flat-well approximation [1], [2], [7]. For short channel devices, however, the center of the potential well is altered by the source/drain coupling due to the short-channel effect, and the flat-well approximation is no longer valid. An accurate quantum-confinement model considering the short-channel effects is crucial to the determination of  $V_{th}$  for short-channel FinFET and GAA devices.

In this chapter, we investigate the impacts of quantum-confinement effect on the sensitivity of  $V_{th}$  to process variations for short-channel FinFET and GAA devices using analytical solutions of Schrödinger equation verified with TCAD simulation. Specifically, the impacts of surface orientation on the  $V_{th}$  sensitivity [3] for FinFET and the optimized channel thickness design for GAA devices are assessed [4] using our theoretical framework.

#### **3.2 Modeling of Eigen-Energy for Short-Channel FinFET**

Figure 3-1 shows a schematic sketch of a FinFET structure. The eigen-energy of channel carriers for FinFET can be determined either by directly solving the 1-D Schrödinger equation [3] or by the perturbation theory [8]. With emphasis on the short-channel devices, the potential well considering the short-channel effect is considered in the eigen-energy calculation.

# **3.2.1** Analytical Solution of Schrödinger Equation for Short-Channel FinFET

To consider the quantum-confinement effect along the fin-width (i.e., x) direction, the
Schrödinger equation can be expressed as

$$-\frac{\hbar^2}{2m_x} \cdot \frac{d^2 \Psi_j(x)}{dx^2} + E_C(x) \cdot \Psi_j(x) = E_j \cdot \Psi_j(x)$$
(3-1)

where  $E_j$  is the *j*-th eigen-energy,  $\Psi_j(x)$  is the corresponding wavefunction,  $\hbar$  is the reduced Plank constant, and  $m_x$  is the carrier quantization effective mass. For electrons in Si- and Ge-channel, the  $m_x$  for various surface orientations are listed in Table 3-1 [9]. Appendix 1 shows more details of the effective masses in Table 3-1. If the conduction band edge  $E_C(x)$  is treated as a flat well with potential energy  $\beta$ , the solution of Equation (3-1) is  $\Psi_{j,flat}(x) = (2 / t_{ch})^{1/2} \cdot \sin((j+1)\pi(x + t_{ch}/2)/t_{ch})$  and  $E_{j,flat} = \beta + (j+1)^2 \pi^2 \hbar^2 / (2m_x \cdot t_{ch}^2)$  [2]. However, to account for the source/drain coupling due to the short-channel effects, the conduction band edge  $E_C(x)$  in Equation (3-1) should be treated as a parabolic-well with potential energy  $E_C(x)$  $= \alpha x^2 + \beta$  [3]. The  $\alpha$  and  $\beta$  are length-dependent coefficients and can be obtained from the channel potential solution of Poisson's equation under subthreshold region.

In Chapter 2, we have derived the 3-D channel potential solution  $\phi(x,y,z)$  for multi-gate MOSFETs in the subthreshold region. For the FinFET structure in this study, the potential solution can still be applied after neglecting the top gate potential coupling along the fin-height direction. In other words, the channel potential solution for the FinFET structure in Figure 3-1 can be expressed as  $\phi(x,y) = \phi_1(x) + \phi_2(x, y)$ :

$$\phi_{1}(x) = -\frac{qN_{a}}{2\varepsilon_{ch}} \cdot \left(x + \frac{1}{2}t_{ch}\right)^{2} + a \cdot \left(x + \frac{1}{2}t_{ch}\right) + b \qquad (3-2a)$$

$$a = \frac{(qN_{a}/2\varepsilon_{ch}) \cdot \left(t_{ch}^{2} + 2(\varepsilon_{ch}/\varepsilon_{in}) \cdot \left(t_{ch}^{2} + 2(\varepsilon_{ch}/\varepsilon_{in}) \cdot t_{in} \cdot t_{ch}\right)\right)}{W_{eff}} \qquad (3-2b)$$

$$b = (V_{GS} - V_{fb}) + \frac{\varepsilon_{ch}}{\varepsilon_{in}} \cdot t_{in} \cdot a \qquad (3-2c)$$

$$\phi_2(x,y) = \sum_{i=1}^{\infty} \left[ c_i \cdot \sinh\left(\frac{i\pi}{W_{eff}} \cdot y\right) + c_i' \cdot \sinh\left(\frac{i\pi}{W_{eff}} \left(L_{eff} - y\right)\right) \right] \cdot \sin\left(\frac{i\pi}{W_{eff}} \left(x + \frac{1}{2}t_{ch} + \frac{\varepsilon_{ch}}{\varepsilon_{in}}t_{in}\right)\right)$$

(3-2d)

$$c_{i} = \frac{1}{\sinh(i\pi(L_{eff}/W_{eff}))} \cdot \left[ 2(-\phi_{ms} + V_{DS} - b) \cdot \frac{1 - (-1)^{i}}{i\pi} + 2a \left( \frac{t_{in}}{i\pi} + \frac{(W_{eff} - t_{in}) \cdot (-1)^{i}}{i\pi} \right) + \frac{qN_{a}}{\varepsilon_{ch}} \cdot \left( \frac{t_{in}^{2}}{i\pi} - \frac{(W_{eff} - t_{in})^{2}(-1)^{i}}{i\pi} + 2W_{eff}^{2} \frac{(-1)^{i}}{(i\pi)^{3}} \right) \right]$$

(3-2e)

$$c_{i}' = \frac{1}{\sinh(i\pi(L_{eff}/W_{eff}))} \cdot \left[ 2(-\phi_{ms}-b) \cdot \frac{1-(-1)^{i}}{i\pi} + 2a \left( \frac{t_{in}}{i\pi} + \frac{(W_{eff}-t_{in}) \cdot (-1)^{i}}{i\pi} \right) + \frac{qN_{a}}{\varepsilon_{ch}} \cdot \left( \frac{t_{in}^{2}}{i\pi} + \frac{(W_{eff}-t_{in})^{2}}{i\pi} + 2W_{eff}^{2} \frac{(-1)^{i}}{(i\pi)^{3}} \right) \right]$$
(3-2f)

where  $W_{eff} = t_{ch} + 2(\varepsilon_{ch} / \varepsilon_{in}) \cdot t_{in}$  with  $\varepsilon_{ch}$  and  $\varepsilon_{in}$  being the dielectric constants of channel and gate insulator, respectively.  $t_{in}$  is the thickness of gate insulator.  $N_a$  is the channel doping,  $V_{GS}$ is the voltage bias of the gate terminal,  $V_{fb}$  is the flat-band voltage,  $V_{DS}$  is the voltage bias of the drain terminal, and  $\phi_{ms}$  is the built-in potential of the source/drain to the channel.

After further reducing  $\phi_2$  to a parabolic form,  $E_C$  can be expressed as  $E_C(x) = \alpha x^2 + \beta$ with

$$\alpha = (-q) \cdot \left\{ \sum_{i=1}^{\infty} \left[ c_i \sinh\left(\frac{i\pi}{W_{eff}} \cdot y\right) + c_i' \sinh\left(\frac{i\pi}{W_{eff}} \cdot \left(L_{eff} - y\right)\right) \right] \cdot \left(-\frac{1}{2} \left(\frac{i\pi}{W_{eff}}\right)^2\right) \cdot \sin\left(\frac{i\pi}{2}\right) \right\}$$

(3**-**3a)

$$\beta = (-q) \cdot \left\{ b + \sum_{i=1}^{\infty} \left[ c_i \sinh\left(\frac{i\pi}{W_{eff}} \cdot y\right) + c_i' \sinh\left(\frac{i\pi}{W_{eff}} \cdot \left(L_{eff} - y\right)\right) \right] \cdot \sin\left(\frac{i\pi}{2}\right) - \left[\frac{1}{2} \cdot \frac{E_g}{q} + \frac{1}{2}\frac{kT}{q} \cdot \ln\left(\frac{N_c}{N_v}\right)\right] \right\}$$

$$(3-3b)$$

where kT/q is the thermal voltage,  $E_g$  is the bandgap of the channel material, and  $N_c$  and  $N_v$ are effective density of states for conduction and valence bands, respectively. Using the parabolic-well approximation, the solution of Equation (3-1) can be expressed as power series [10]

$$\Psi_j(x) = \sum_{n=0}^{\infty} d_n \cdot x^n \qquad (3-4a)$$

with the coefficients  $d_n$ 's being determined by the following recurrence relationship:

$$d_{2} = -\frac{m_{x}(E_{j} - \beta)}{\hbar^{2}} \cdot d_{0}, \quad d_{3} = -\frac{m_{x}(E_{j} - \beta)}{3\hbar^{2}} \cdot d_{1},$$
  

$$d_{n+2} = -\frac{2m_{x}(E_{j} - \beta)/\hbar^{2}}{(n+1)(n+2)} \cdot d_{n} + \frac{2m_{x}\alpha/\hbar^{2}}{(n+1)(n+2)} \cdot d_{n-2}, \quad n \ge 2. \quad (3-4b)$$
  
It should be noted that as  $\alpha = 0$  (i.e.,  $E_{C}$  is spatially constant),  $\Psi_{j}(x)$  will return to the form of sinusoidal functions, which is the solution for the flat-well approximation [2]. The *j*th eigen-energy  $E_{j}$  can be determined by the boundary condition  $\Psi_{j}$  ( $x = t_{ch}/2$ ) = 0. Thus, the eigen-energy and eigenfunction of short-channel FinFET under subthreshold region can be

derived.

To validate the accuracy of this analytical solution of Schrödinger equation, we compare the calculation results with the TCAD simulation that numerically solves the self-consistent solution of 2-D Poisson and 1-D Schrödinger equations [11]. The Schrödinger equation is solved along the fin-width (*x*) direction to consider the quantum-confinement effect. The effective masses used for various surface orientations in the TCAD simulations are listed in Table 3-1. We assume that the barrier height across gate insulator/channel is infinite and the wavefunctions vanish at the interface. In this study, we focus on FinFETs with lightly doped channel (N<sub>a</sub> =  $10^{15}$  cm<sup>-3</sup>). The EOT is 0.5nm to sustain the electrostatic integrity, and a mid-gap gate workfunction (4.5eV) is used. Figure 3-2 shows that for a short-channel lightly-doped FinFET, the conduction band edge  $E_{\rm C}$  is bended from a flat well to a parabolic-like well due to the source/drain coupling. It can be seen that the eigen-energy calculated by our model considering the parabolic-well approximation agrees well with the TCAD simulation. Since  $E_{\rm C}$  is not spatially constant along the *x*-direction for short-channel devices, we choose  $E_{\rm C}$  at the channel center (i.e., x = 0) as the reference energy. Figure 3-3 shows the channel length (L<sub>eff</sub>) dependence of the energy difference of  $E_0'$  (ground-state energy in 4-fold valley) and the bottom of well  $E_{\rm C}(x = 0)$ . In contrast to the constant  $E_0'-E_{\rm C}(x = 0)$  calculated from the flat-well approximation, both the TCAD simulation and our model show that the  $E_0'-E_{\rm C}(x = 0)$  increases with decreasing L<sub>eff</sub>. In addition to eigen-energy, the bended potential well due to the short-channel effect also affects the shape of the wavefunction. Figure 3-4 shows that the  $|\Psi_0'|^2$  for lightly-doped FinFET with shorter L<sub>eff</sub> (i.e., L<sub>eff</sub> = 15nm) is more centralized to the channel center. This is because the  $E_{\rm C}$  barrier at the channel center (x = 0) is lower than that near the insulator/channel interface ( $x = 0.5t_{\rm ch}$ ) and thus the electron density becomes larger at x = 0.

Using this power series method, the eigen-energy needs to be numerically determined through the non-linear equation. Nevertheless, the derived eigen-energy is fairly accurate (as shown in Figure 3-2 and 3-3). In the Section 3.2.2, an approximated and explicit form of eigen-energy can be derived using the perturbation theory.

#### 3.2.2 Closed-Form Model of Eigen-Energy Using the Perturbation Theory

Besides solving the Schrödinger equation directly, the eigen-energy can also be derived using the approximated methods such as the perturbation theory [8]. The advantage of the perturbation approach is that the derived eigen-energy is a closed-form expression, which shows clear physical insights and can be applied in the compact modeling for circuit simulation.

For short-channel undoped devices, a parabolic channel potential well  $E_C(x) = \alpha x^2 + \beta$ needs to be considered in the derivation of the ground-state eigen-energy  $E_0$ . Using the perturbation theory and treating the  $\alpha x^2$  term as a perturbation to the flat well with energy level  $\beta$ , the first-order approximated eigen-energy  $E_0^{-1}$  for a parabolic well can be expressed as

$$E_0^1 \cong E_{0,flat} + \alpha \cdot \int_{-tch/2}^{tch/2} x^2 \cdot \Psi_{0,flat}^{\ 2}(x) dx$$
(3-5)

where  $E_{0,flat} = \beta + \pi^2 \hbar^2 / (2m_x t_{ch}^2)$  is the ground-state eigen-energy of the flat well, and  $\Psi_{0,flat}(x) = (2/t_{ch})^{1/2} \cdot \sin(\pi(x + t_{ch}/2)/t_{ch})$  is the ground-state wavefunction of the flat well. It can be further shown that:

$$E_0^1 = \beta + \frac{\pi^2 \hbar^2}{2m_x t_{ch}^2} + \frac{\alpha}{12} \cdot t_{ch}^2 \cdot \left(1 - \frac{6}{\pi^2}\right)$$
(3-6)

Equation (3-6) can provide a mathematical support for Figure 3-3. As the source/drain coupling due to short-channel effect results in a parabolic potential well  $\alpha x^2$ , the  $E_0$  for a short-channel device is raised from the long-channel  $E_{0,flat}$ . The decreasing L<sub>eff</sub> increases the  $\alpha$  and hence  $E_0$ .

Higher order terms can be further considered to derive a more accurate ground-state eigen-energy for a parabolic well. In our calculation, we keep the second-order term:  $(\alpha \cdot \int x^2 \cdot \Psi_{0,flat}(x) \cdot \Psi_{1,flat}(x) dx)^2 / (E_{1,flat} - E_{0,flat})$  [8] where  $E_{1,flat}$  and  $\Psi_{1,flat}(x)$  are eigen-energy and wavefunction of first eigen-state, respectively. Therefore, the second-order approximated eigen-energy  $(E_0^2)$  for a parabolic well can be further shown as

$$E_0^2 = \beta + \frac{\pi^2 \hbar^2}{2m_x t_{ch}^2} + \frac{\alpha}{12} \cdot t_{ch}^2 \cdot \left(1 - \frac{6}{\pi^2}\right) - \frac{9\alpha^2}{256} \cdot \frac{m_x t_{ch}^6}{\pi^6 \hbar^2}$$
(3-7)

Figure 3-5(a) compares the  $E_0$  calculated by the power series method in Section 3.2.1 and the perturbation theory [Equation (3-7)]. It can be seen that the L<sub>eff</sub> dependences of  $E_0$  calculated by Equation (3-7) for FinFETs with  $t_{ch} = 6nm$  and 7nm are consistent with the power series method. Nevertheless, the  $E_0$  calculated by the perturbation theory for  $t_{ch} = 10nm$  differs from the power series method when  $L_{eff}$  is smaller than 20nm. For FinFET with  $t_{ch} = 10nm$ , the error is growing with increasing  $\alpha$  due to the down-scaling of  $L_{eff}$ , as shown in Figure 3-5(b). However, Figure 3-5(c) shows that although the  $\alpha$  is similar for  $L_{eff} = 15nm$  FinFET with various  $t_{ch}$ , the error of  $E_0$  calculated by the perturbation theory is larger for  $t_{ch} = 10nm$ . Thus, this error also depends on the  $t_{ch}$ .

The error source of Equation (3-7) may be attributed to the truncation of higher order terms. The higher order terms are roughly proportional to the inverse of the differences between adjacent eigen-energies for a flat well [12]. In other words, these higher order terms are related to  $t_{ch}$  and  $m_x$  because the eigen-energies for a flat well are proportional to  $1/(m_x \cdot t_{ch}^2)$ . Thus, the error of Equation (3-7) increases with  $m_x$  and  $t_{ch}$ . Figure 3-6(a) shows  $E_0 - E_{0,flat}$  (the  $E_0$  increase due to the parabolic well) dependence on the  $t_{ch}^2$  for FinFET with  $L_{eff}$  = 15nm. It can be seen that the error of  $E_0 - E_{0,flat}$  calculated by Equation (3-7) becomes larger with  $t_{ch}^2$ , which can explain the discrepancy of  $E_0$  in Figure 3-5(a) for FinFET with relatively larger  $t_{ch} = 10$ nm. In addition to  $t_{ch}$ , Figure 3-6(b) shows that the error of  $E_0 - E_{0,flat}$  increases with  $m_x$ . As the  $m_x$  for (100) surface is larger than (110) and (111) surfaces for Si-NFET, the error of Equation (3-7) is larger for Si-(100) FinFET.

In summary, using the perturbation theory, we can derive a closed-form model of  $E_0$  for short-channel FinFET. Although the perturbation approach that keeps the lowest-order terms may not be as accurate as the power series method, it will exhibit satisfactory accuracy for devices with ultra-scaled t<sub>ch</sub> and smaller  $m_x$  such as high mobility channel materials. This closed-form  $E_0$  model can provide physical insights and suitable for compact modeling purposes.

# **3.3 Impact of Surface Orientation on the Sensitivity of V\_{th} for FinFET**

For FinFET structure, different surface orientations such as (100), (110), and (111) can be achieved by rotating the device layout in the wafer plane [5]. Thus, the  $V_{th}$  variation for various surface orientations is crucial to FinFET technology. In this section, we investigate the impact of surface orientation on the sensitivity of  $V_{th}$  to process variations and temperature.

### 3.3.1 Sensitivity of V<sub>th</sub> to Process Variations

To assess the impact of quantum confinement on threshold voltage (V<sub>th</sub>), the V<sub>th</sub> is defined as the V<sub>GS</sub> at which the average electron density of the cross-section at  $y = L_{eff}/2$  (highest potential barrier for low V<sub>DS</sub>) exceeds the critical concentration 1×10<sup>16</sup> cm<sup>-3</sup> [13] in this chapter. The electron density is determined by the eigen-energy and eigenfunction as

$$n(x, y) = N_{C,QM} \cdot \exp\left(-\frac{E_C - E_F}{kT}\right) \qquad (3-8a)$$
$$N_{C,QM} = \frac{kT}{\pi\hbar^2} \cdot \sum_{\nu,j} g_{\nu} \cdot m_d^{\nu} \cdot \left|\Psi_{\nu,j}(x, y)\right|^2 \cdot \exp\left(-\frac{E_{\nu,j} - E_C}{kT}\right) \qquad (3-8b)$$

where  $g_v$  is the valley degeneracy and  $m_d^v$  is the density-of-state effective mass of valley v. The  $g_v$  and  $m_d^v$  for Si and Ge channels are listed in Table 3-1. In other words, the impact of quantized eigen-energies and eigen-functions on the electron density is incorporated into the effective density of states for conduction band  $(N_{C,QM})$  [2]. The eigen-energies  $E_{v,j}$  is calculated using the power series method, as demonstrated in Section 3.2.1. It can be seen from Equation (3-8b) that the flat-well approximation may overestimate the electron density for short-channel devices because it underestimates eigen-energies  $E_j$  (as shown in Figure 3-3). Figure 3-7 compares the electron density distribution calculated from the flat-well approximation and our model. The electron density predicted by our model agrees well with the TCAD simulation, while the flat-well approximation shows higher electron density in both sides of the channel.

Figure 3-8 shows that for Si-FinFETs with a small  $t_{ch}$ , the  $V_{th}$  and its sensitivity to channel thickness ( $t_{ch}$ ) variations considering the quantum-confinement effect is larger than that predicted by the CL model. Moreover, the  $V_{th}$  of (111)- and (110)-surface increase more rapidly than that of (100)-surface with decreasing  $t_{ch}$ . This is because the quantum-confinement effect depends on surface orientation, as indicated by the inset of Figure 3-8. For FinFET with small  $t_{ch}$ , the  $V_{th}$  is mainly determined by the  $E_0$ . In addition, as the  $m_x$  and thus the ground-state energy of 2-fold and 4-fold valleys for (100)- and (110)-surface are different (see Table 3-1), the overall lowest state occurs for the valley with larger  $m_x$  because (to the first order) the eigen-energy is inverse proportional to  $m_x$ . Therefore, the  $m_x$  of 2-fold valley determines the  $E_0$  for (100)-surface and the  $m_x$  of 4-fold valley determines the  $E_0$  for (110)-surface and the  $m_x$  of shown in Figure 3-8.

For high-mobility channel such as Ge-FinFETs, the V<sub>th</sub> dispersion due to quantum-confinement becomes more significant. Figure 3-9 shows that the V<sub>th</sub> of (100)-surface increases more rapidly than (110)- and (111)-surface with reducing t<sub>ch</sub>. This is because the quantum-confinement effect of (100)-surface is larger than that of (110)- and (111)-surface, as indicated by the inset of Figure 3-9. Since the dominant  $m_x$  of various surface orientations for Ge-channel is (111) > (110) > (100), the  $E_0$  and hence V<sub>th</sub> is (100) > (110) > (110) > (111).

Besides the V<sub>th</sub> sensitivity to the t<sub>ch</sub> variation, the quantum-confinement effect also affects the V<sub>th</sub> sensitivity to the L<sub>eff</sub> variation. Figure 3-10 shows that for Ge-FinFETs, the degree of V<sub>th</sub> roll-off predicted by our quantum-confinement model is (100) < (110) < (111) <

CL, which is opposite to the V<sub>th</sub> sensitivity to the t<sub>ch</sub> variations (Figure 3-9). In other words, while the quantum-confinement effect enhances the V<sub>th</sub> sensitivity to the t<sub>ch</sub> variation, it reduces the V<sub>th</sub> sensitivity to the L<sub>eff</sub> variation. This can be explained as follows. The V<sub>th</sub> shift due to the quantum-confinement effect can be expressed as  $\Delta V_{th}^{QM} = S / (\ln 10 \cdot \text{kT/q}) \cdot \Delta \psi_s^{QM}$  with *S* being the subthreshold swing and  $\Delta \psi_s^{QM}$  being the equivalent surface potential shift [14]. The S for a short-channel device is larger than that for a long-channel device because of enhanced drain coupling with decreasing L<sub>eff</sub>. Therefore, for devices with a given surface orientation, the  $\Delta V_{th}^{QM}$  (which increases the V<sub>th</sub>) of the short-channel device is larger than that of the long-channel one, as indicated by the inset of Figure 3-10. The discrepancy in  $\Delta V_{th}^{QM}$  between short- and long-channel devices reduces the V<sub>th</sub> roll-off, and the V<sub>th</sub> roll-off considering the quantum-confinement effect becomes smaller than the CL model. In addition, as the  $\Delta \psi_s^{QM}$  is determined by  $E_0$ , a larger  $E_0$  (and thus  $\Delta \psi_s^{QM}$ ) results in a larger  $\Delta V_{th}^{QM}$  and hence smaller V<sub>th</sub> roll-off. This explains why the degree of V<sub>th</sub> roll-off is (100) < (110) < (111) for Ge-FinFETs.

In addition to the eigen-energies (Figure 3-3) and the electron density (Figure 3-7), the  $V_{th}$  calculated by our model is physically more accurate than that calculated by the flat-well approximation. Figure 3-11 shows that the  $V_{th}$  calculated using our model and the flat-well approximation are fairly close for devices with small  $t_{ch}$ . However, the discrepancy between the two models increases with  $t_{ch}$  because the impact of short-channel effects becomes more significant for devices with larger  $t_{ch}$ . As compared with the flat-well approximation, the  $V_{th}$  calculated by our model is more physical because it returns to the classical one for devices with larger  $t_{ch}$ , in which the quantum-confinement effect is negligible.

For Ge-FinFETs, only L-valley is considered in our calculation. The relative importance of other conduction band bottoms such as  $\Gamma$ -valley and X-valley will be discussed in the Appendix 2.

#### **3.3.2 Sensitivity of V<sub>th</sub> to Temperature**

Besides the  $V_{th}$  sensitivity to process variations, the quantum-confinement effect may also alter the  $V_{th}$  sensitivity to temperature. In this section, we assess the  $V_{th}$  sensitivity to temperature for long-channel FinFET with various surface orientations.

Figure 3-12(a) and (b) shows the V<sub>th</sub> sensitivity to temperature ( $dV_{th} / dT$ ) at 150K for long-channel Si and Ge FinFET with various surface orientations, respectively. Note that the  $dV_{th} / dT$  is negative (i.e., the V<sub>th</sub> decreases with increasing temperature). As the  $dV_{th} / dT$  for various surface orientations return to the classical (CL) value for FinFET with large t<sub>ch</sub>, the  $dV_{th} / dT$  depends on the surface orientation when the quantum-confinement effect becomes significant. It can be seen that, similar to the V<sub>th</sub> sensitivity to t<sub>ch</sub> (Figure 3-9), the  $dV_{th} / dT$ for (111) surface is larger than (110) and (100) surfaces for Si-FinFET. For Ge-FinFET, the  $dV_{th} / dT$  for (100) surface is larger than (110) and (111) surfaces.

The temperature dependence of V<sub>th</sub> for NEET can be explained through the effective density of state (DOS) for the conduction band ( $N_C$ ). When the quantum-confinement effect is not considered, the degree of freedom for electron is 3. This 3-D  $N_C$  can be expressed as  $N_C^{3D} = 2 \cdot [m_n k T/(2\pi\hbar^2)]^{3/2}$  with  $m_n$  being the classical DOS effective mass. The  $m_n$  is equal to  $g_{total}^{2/3} \cdot (m_t^2 m_l)^{1/3}$  with  $m_t$  and  $m_l$  being the transverse and longitudinal effective masses of the constant energy ellipsoid, respectively, and  $g_{total}$  being the total number of the ellipsoids. When 1-D quantum-confinement effect is considered for FinFET structure, the degree of freedom for electron is 2, and the 2-D  $N_C$  can be expressed as

$$N_C^{2D} = \frac{1}{t_{ch}} \cdot \frac{kT}{\pi\hbar^2} \cdot \sum_{\nu,j} g_{\nu} \cdot m_d^{\nu} \cdot \exp\left(-\frac{E_{\nu,j} - E_C}{kT}\right)$$
(3-9)

where  $m_d^{\nu}$  and  $E_{\nu j}$  are the DOS effective mass for 1-D confinement (as listed in Table 3-1) and the  $j^{\text{th}}$  eigen-energy for the  $\nu$ -valley, respectively. The V<sub>th</sub> shift due to quantum-confinement effect  $(\Delta V_{th}^{QC})$  can be expressed as  $m \cdot kT/q \cdot \ln(Q_{i,CL}/Q_{i,QC})$  with  $Q_{i,CL}$  and  $Q_{i,QC}$  being the sheet charge density calculated by the classical model and the quantum-confinement model, respectively. The  $\Delta V_{th}^{QC}$  can be further expressed as  $m \cdot kT/q \cdot \ln(N_C^{3D}/N_C^{2D})$ . Using the ground-state approximation (i.e., most carriers populate at the ground-state), the  $\Delta V_{th}^{QC}$  can be simplified as

$$\Delta V_{th}^{QC} = m \cdot \left[ \frac{k}{q} \cdot T \cdot \ln \left( t_{ch} \cdot \frac{g_{total} \cdot (m_t^2 m_l)^{1/2}}{g_v \cdot m_d^v} \cdot \left( \frac{k}{2\pi\hbar^2} \right)^{1/2} \cdot T^{1/2} \right) + \frac{E_{v,0} - E_C}{q} \right]$$
(3-10)

where  $g_v$  and  $m_d^v$  are the degeneracy and the DOS effective mass of the valley v, in which the ground-state electrons occupy. Using the relation  $m_x^v \cdot (m_d^v)^2 = m_t^2 m_l$  [9] with  $m_x^v$  being quantization effective mass of valley v, the sensitivity of  $\Delta V_{th}^{QC}$  to temperature  $(d\Delta V_{th}^{QC}/dT)$  can be expressed as

$$\frac{d\Delta V_{th}^{QC}}{dT} = m \cdot \frac{k}{q} \cdot \left[ \ln \left( t_{ch} \cdot \frac{g_{total}}{g_v} \cdot \left( \frac{m_x^v}{m_0} \right)^{1/2} \cdot \frac{m_0 k}{2\pi \hbar^2} \right)^{1/2} + 1/2 + \frac{1}{2} \cdot \ln(T) \right]$$
$$= m \cdot \frac{k}{q} \cdot \left[ \ln(t_{ch}) + \ln \left( \frac{g_{total}}{g_v} \cdot \left( \frac{m_x^v}{m_0} \right)^{1/2} \right) + \frac{1}{2} \ln(T) + 16.91 \right]$$
(3-11)

where  $m_0$  is the static effective mass for electron. Note that the  $d\Delta V_{th}^{QC}/dT$  is independent of the ground-state eigen-energy under the ground-state approximation.

As the impact of quantum-confinement effect on  $dV_{th}/dt_{ch}$  stems from the  $m_x^{\nu}$  (see Section 3.3.1), the impact of quantum-confinement effect on  $dV_{th}/dT$  is also determined by the  $m_x^{\nu}$ . This explains why the  $dV_{th}/dT$  and  $dV_{th}/dt_{ch}$  are similar when comparisons between various orientations are made. Since the  $(g_{total}/g_{\nu}) \cdot (m_x^{\nu}/m_0)^{1/2}$  and hence the  $d\Delta V_{th}^{QC}/dT$  for Si-FinFET is (100) > (110) > (111), Figure 3-12(a) shows that the degree of  $dV_{th}/dT$  is (111) > (110) > (100) because the  $dV_{th}/dT$  are negative. Similarly, for Ge-FinFET, since the  $(g_{total}/g_{\nu}) \cdot (m_x^{\nu}/m_0)^{1/2}$  and hence the  $d\Delta V_{th}^{QC}/dT$  is (111) > (110) > (100), Figure 3-12(b) shows that the degree of  $dV_{th}/dT$  is (100) > (110) > (110) > (111). Equation (3-11) exhibits good accuracy when the impact of quantum-confinement effect is significant (i.e., the ground-state approximation is valid). In addition to  $m_x$ , Equation (3-11) indicates that the  $d\Delta V_{th}^{QC}/dT$  also depends on the  $t_{ch}$  and temperature. Figure 3-13(a) shows that the  $d\Delta V_{th}^{QC}/dT$  for Si, Ge, and InGaAs FinFET is proportional to  $ln(t_{ch})$ , and the slope for FinFET with small  $t_{ch}$  is independent of channel material. Figure 3-13(b) shows that the slope of  $d\Delta V_{th}^{QC}/dT$  dependence on ln(T) for low temperature is also independent of channel material, as predicted by Equation (3-11).

# 3.4 Impact of Quantum-Confinement Effect on the Sensitivity of $V_{th}$ to Process Variations for GAA MOSFET

Due to the surrounding gate configuration, GAA devices with ultra-scaled channel thickness will exhibit significant two-dimensional quantum-confinement effect. Therefore, an accurate quantum-confinement model is crucial to the device design using the GAA structure. Chapter 2 indicates that the channel diameter variation is crucial to the  $V_{th}$  variation of GAA devices, and the  $V_{th}$  sensitivity to channel diameter can be reduced by the down-scaling of channel diameter. However, the quantum-confinement effect becomes significant and increases the  $V_{th}$  sensitivity to channel diameter for GAA devices with small diameter. In this section, we investigate the sensitivity of  $V_{th}$  to process variations for short-channel GAA MOSFETs using analytical solution of Schrödinger equation [15].

### **3.4.1 Analytical Solution of Schrödinger Equation for Short-Channel GAA MOSFETs**

The Schrödinger equation in the cylindrical coordinate is

$$-\frac{\hbar^2}{2m_r} \left( \frac{\partial^2}{\partial r^2} + \frac{1}{r} \frac{\partial}{\partial r} + \frac{1}{r^2} \frac{\partial^2}{\partial \theta^2} \right) \Psi_j(r,\theta) + E_c(r,\theta) \cdot \Psi_j(r,\theta) = E_j \cdot \Psi_j(r,\theta)$$
(3-12)

where  $E_j$  is the eigen-energy, and  $\Psi_j(r,\theta)$  is the corresponding wavefunction.  $\hbar$  is the reduced Plank constant.  $m_r$  is the effective mass of electron. For Si GAA channel, we consider the effective mass of the 4-fold degenerate valleys as  $2m_l m_t / (m_l + m_t)$  and that of the 2-fold degenerate valleys as  $m_t$  [11], [16]-[18] with  $m_l$  and  $m_t$  the longitudinal and transverse effective masses, respectively. It should be noted that an approximated isotropic effective mass is used in Equation (3-9) to preserve the symmetric property in the cylindrical coordinate. This isotropic-mass approximation has also been employed by [15]-[17] in the studies of silicon nanowires, and has been shown to yield reasonably accurate subband energy levels [16]-[18].

The conduction band edge  $E_C(r;\theta)$  in Equation (3-12) can be obtained from the channel potential solution of Poisson's equation. In Chapter 2, we have derived the channel potential solution  $\phi(r,y)$  for GAA MOSFETs in the subthreshold region. To simplify the solution of the Schrödinger equation, the Bessel-function-based  $\phi_2$  is further reduced to the parabolic form, and  $E_C$  can be expressed as  $E_C = \alpha \cdot r^2 + \beta$  with

$$\alpha = (-q) \cdot \left[ A + \sum_{n} \left( -\frac{1}{4} \lambda_n^2 \right) \cdot \left[ k_n \cdot \sinh(\lambda_n \cdot y) + k'_n \cdot \sinh(\lambda_n \left( L_{eff} - y \right) \right) \right]$$
(3-10a)  
$$\beta = (-q) \cdot \left\{ B + \sum_{n} \left[ k_n \cdot \sinh(\lambda_n \cdot y) + k'_n \cdot \sinh(\lambda_n \left( L_{eff} - y \right) \right) \right] - \left[ \frac{1}{2} \cdot \frac{E_g}{q} + \frac{1}{2} \frac{kT}{q} \cdot \ln\left( \frac{N_c}{N_v} \right) \right] \right\}$$
(3-13b)

The coefficients A, B,  $\lambda_n$ ,  $k_n$  and  $k_n$ ' are shown in Section 2.2.1. Using the separation of variables technique, the solution of Equation (3-12) can be expressed as  $\Psi_{n,l}(r,\theta) = R_n(r) \exp(i \cdot l \cdot \theta)$  [19] with n and l the principle quantum number and the angular quantum number, respectively. It should be noted that the angular quantum number l is restricted to integers  $(0, \pm 1, \pm 2, ...)$  because of the periodicity of  $\theta$ . Thus,  $R_n(r)$  is the solution of

$$r^{2} \cdot \frac{d^{2}R_{n}(r)}{dr^{2}} + r \cdot \frac{dR_{n}(r)}{dr} + \left\{ \frac{2m_{r}r^{2}}{\hbar^{2}} \left[ E_{n} - \left( \alpha \cdot r^{2} + \beta \right) \right] - l^{2} \right\} \cdot R_{n}(r) = 0$$
(3-14)

 $R_n(r)$  can be expressed as power series

$$R_n(r) = \sum_{i=0}^{\infty} c_i \cdot r^{2i+l}$$
(3-15a)

with the coefficients  $c_i$  determined by the recurrence relationship

$$c_{1} = -\frac{2m_{r}}{\hbar^{2}} \cdot \frac{(E_{n} - \beta)}{4(l+1)} \cdot c_{0}, \quad c_{i} = -\frac{2m_{r}}{\hbar^{2}} \cdot \frac{(E_{n} - \beta) \cdot c_{i-1} - \alpha \cdot c_{i-2}}{4 \cdot i^{2} + 4 \cdot i \cdot l}, \quad i \ge 2.$$
(3-15b)

Generally, 20 terms in the summation of (3-15a) are needed to give sufficiently accurate results. It should be noted that as  $\alpha = 0$  (i.e.,  $E_C$  is spatially constant),  $R_n(r)$  will return to the form of Bessel function, which is the solution for long-channel and undoped GAA devices [1], [7]. The  $n^{\text{th}}$  eigen-energy  $E_n$  can be determined by the boundary condition  $R_n(r = D/2) = 0$ . Thus, the eigen-energy and eigen-function for short-channel GAA MOSFETs under the subthreshold region can be derived.

Using the calculated eigen-energies and eigen-functions, we can calculate the electron density in the channel. The electron density can be expressed as

$$n(r, y) = N_{C,QM} \cdot \exp\left(-\frac{E_C - E_F}{kT}\right)$$
(3-16a)

$$N_{C,QM} = \sqrt{\frac{2kT}{\pi\hbar^2}} \cdot \sum_{\nu,n,l} g_{\nu} \cdot \sqrt{m_d^{\nu}} \cdot \left|\Psi_{\nu,n,l}(r,y)\right|^2 \cdot \exp\left(-\frac{E_{\nu,n,l} - E_C}{kT}\right)$$
(3-16b)

where  $g_v$  is the valley degeneracy, and  $m_d^v$  is the density-of-state (DOS) effective mass of valley v.

Figure 3-14 shows the calculated quantized  $j^{th}$  eigen-energy ( $E_j$ ) and the square of  $j^{th}$  eigen-function ( $|\Psi_j|^2$ ) for lightly-doped long-channel GAA devices, and the results are verified with TCAD simulation that numerically solves the self-consistent solution of 3-D Poisson and

2-D Schrödinger equations [11]. It can be seen that  $E_i$  and the difference between two distinct eigen-energies increase with decreasing channel diameter (D). Due to the cylindrical symmetry in the  $\theta$  direction, the  $E_2$  and  $E_3$  are degenerate because they correspond to the states of l = 1 and -1. Similarly, the  $E_4$  and  $E_5$  are degenerate. The results in Figure 3-14 can also be predicted by the quantum confinement model using the flat well approximation [1], [7]. For short-channel lightly-doped GAA devices, however, the conduction band edge  $E_{\rm C}$  is lowered by source/drain coupling and is bended from a flat well to a parabolic-like well (Figure 3-15). Since the  $E_{\rm C}$  is not spatially constant for short-channel devices, we choose the  $E_{\rm C}$  at the channel center (r = 0) as the reference energy. Figure 3-15 shows that the  $E_j$ 's can be correctly predicted by our analytical solution considering the short-channel potential barrier. Figure 3-16(a) shows that the lowest eigen-energy  $(E_1)$  increases as channel length decreases. This eigen-energy shift results from the bending of  $E_{\rm C}$  due to the short channel effect. Figure 3-16(b) shows that the square of lowest eigen-function  $(|\Psi_1|^2)$  for short-channel lightly-doped device is more centralized to the channel center. This is because the  $E_{\rm C}$  barrier at the channel center (r = 0) is lower than that near the insulator/channel interface (r = D/2), and the electron density becomes larger at r = 0. Figure 3-17 shows that the  $E_1$  increases with V<sub>DS</sub>. In other words, the drain-induced-barrier-lowering (DIBL) increases the E<sub>C</sub> bending and affects the quantum confinement effects.

Figure 3-18 compares the electron density distribution calculated from the classical model (see Chapter 2) and the quantum confinement model using Equation (3-16). It can be seen that for lightly-doped short-channel GAA MOSFET, the electron density near the interface (r = D/2) predicted by the quantum confinement model is smaller than classical model. Furthermore, the average electron density can be calculated by  $\int 2\pi r \cdot n(r,y) dr/A_{ch}$  with n(r,y) the electron density derived from Equation (3-16) and  $A_{ch}$  the cross-sectional area of the channel. Figure 3-19 compares the average electron density at  $y = 0.5L_{eff}$  calculated from the

classical model and the quantum confinement one for lightly-doped short-channel devices. It can be seen that the discrepancy becomes larger with reducing channel diameter.

### **3.4.2** Sensitivity of V<sub>th</sub> to Process Variations for GAA MOSFETs

Figure 3-20 shows that the classical  $V_{th}$  ( $V_{th,CL}$ ) of long channel GAA devices remains constant with decreasing *D*, while the  $V_{th}$  considering quantum confinement ( $V_{th,QM}$ ) increases significantly with decreasing *D*. For short-channel GAA MOSFETs, the  $V_{th,CL}$  increases with decreasing *D* [Figure 3-21(a)], and  $dV_{th,CL}/dD$  decreases with *D* [Figure 3-21(b)]. This is because the *D* scaling suppresses the SCE. However, for devices with small *D*,  $V_{th,QM}$ increases more significantly than  $V_{th,CL}$  due to the quantum confinement effect [Figure 3-21(a)], and hence the  $dV_{th,QM}/dD$  increases with decreasing *D* [Figure 3-21(b)]. In other words, an optimum design for *D* can be chosen to reduce the  $V_{th}$  sensitivity to *D* variation. This optimized *D* depends on the L<sub>eff</sub>. Figure 3-22 shows that the optimized *D* for minimum  $dV_{th}/dD$  decreases with L<sub>eff</sub>. It is worth noting that although the *D* is optimized for minimum  $dV_{th,QM}/dD$ , the  $dV_{th,QM}/dD$  increases with decreasing L<sub>eff</sub>.

Besides the V<sub>th</sub> sensitivity to D, the V<sub>th</sub> sensitivity to L<sub>eff</sub> (i.e., V<sub>th</sub> roll-off) is also crucial to GAA devices. Figure 3-23 shows the V<sub>th</sub> roll-off of GAA devices with various D. The V<sub>th,QM</sub> roll-off is smaller than the V<sub>th,CL</sub> roll-off as D decreases. Figure 3-24 shows that the discrepancy between  $dV_{th,CL}/dL_{eff}$  and  $dV_{th,QM}/dL_{eff}$  becomes larger with decreasing D. Besides, it can be seen that the  $dV_{th}/dL_{eff}$  decreases with D because of the suppression of the SCE. Therefore, GAA devices with small D can be designed to reduce the V<sub>th</sub> sensitivity to L<sub>eff</sub>. However, as indicated in Figure 3-21(b), device design with small D results in significant V<sub>th</sub> sensitivity to channel diameter. Thus, to minimize the V<sub>th</sub> variation, both  $dV_{th}/dD$  and  $dV_{th}/dL_{eff}$  have to be considered. Figure 3-25 shows that although the V<sub>th</sub> roll-off becomes significant in short-channel GAA devices, the V<sub>th</sub> sensitivity to D is larger than that to L<sub>eff</sub>. because of the quantum confinement effect.

In summary, our model indicates that the  $V_{th}$  variation due to D variation is larger than that due to  $L_{eff}$  variation because of the significant quantum confinement in ultra-scaled devices. Our model indicates that the D of GAA MOSFETs can be optimized to reduce the  $V_{th}$ variation [4].

### **3.5 Summary**

In this chapter, we investigate the impact of quantum-confinement effect on the sensitivity of  $V_{th}$  to process variations using the derived analytical solutions of Schrödinger equation for short-channel FinFET and GAA MOSFETs. The effective mass approximation is employed to deal with the Schrödinger equation. Our theoretical models consider the parabolic potential well due to short-channel effects and therefore can be used to assess the quantum-confinement effect in short-channel devices. Our study indicates that, for ultra-scaled FinFET and GAA devices, the importance of channel thickness variations increases due to the quantum-confinement effect. For FinFET, the Si-(100) and Ge-(111) surfaces show lower  $V_{th}$  sensitivity to the  $t_{ch}$  variation as compared with other orientations. On the contrary, the quantum-confinement effect reduces the  $V_{th}$  sensitivity to the  $L_{eff}$  variation, and Si-(111) and Ge-(100) surfaces show lower  $V_{th}$  for short-channel device is determined by the short-channel effect and the quantum-confinement effect, the  $t_{ch}$  of GAA MOSFETs can be optimized to reduce the  $V_{th}$  variation.

### References

[1] B. Yu, Lingquan Wang, Y. Yuan, P. M. Asbeck, and Y. Taur, "Scaling of Nanowire Transistors," *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 2846-2858, Nov. 2008.

[2] H. Ananthan and K. Roy, "A Compact Physical Model for Yield Under Gate Length and Body Thickness Variations in Nanoscale Double-Gate CMOS," *IEEE Trans. Electron Devices*, vol. 53, no. 9, pp. 2151-2159, Sept. 2006.

[3] Y.-S. Wu and P. Su, "Impact of Surface Orientation on the Sensitivity of FinFETs to Process Variations – An Assessment Based on the Analytical Solution of the Schrödinger equation," *IEEE Trans. Electron Devices*, vol. 57, no. 12, pp. 3312-3317, Dec. 2010.

[4] Y.-S. Wu and P. Su, "Quantum Confinement Effect in Short-Channel Gate-All-Around MOSFETs and Its Impact on the Sensitivity of Threshold Voltage to Process Variations," in *Proc. IEEE Int. SOI Conf.*, 2009, pp. 1-2

[5] L. Chang, M. Ieong, and M. Yang, "CMOS Circuit Performance Enhancement by Surface Orientation Optimization," *IEEE Trans. Electron Devices*, vol. 51, no. 10, pp. 1621-1627, Oct. 2004.

[6] S. Gangwal, S. Mukhopadhyay, and K. Roy, "Optimization of Surface Orientation for High-Performance, Low-Power and Robust FinFET SRAM," *IEEE Custom Integrated Circuits Conference (CICC)* 2006, pp. 433-436.

[7] D. Jiménez, J. J. Sáenz, B. Iñíguez, J. Suñé, L. F. Marsal, and J. Pallarès, "Modeling of Nanoscale Gate-All-Around MOSFETs," *IEEE Electron Devices Lett.*, vol. 25, no. 5, pp. 314-316, May 2004.

[8] R. Shankar, Principles of Quantum Mechanics. New York: Plenum, 1994.

[9] F. Stern and W. E. Howard, "Properties of Semiconductor Surface Inversion Layers in the Electric Quantum Limit," *Phys. Rev.*, vol. 163, pp. 816-835, 1967.

[10] D. G. Zill and M. R. Cullen, Differential Equations with Boundary Value Problems, 5th

ed. Pacific Grove, CA: Brooks/Cole, 2001.

[11] ATLAS User's Manual, SILVACO, Santa Clara, CA, 2008.

[12] L.D. Landau and E.M. Lifschitz, *Quantum Mechanics: Non-relativistic Theory*, 3rd edition, Butterworth-Heinemann, 1981.

[13] C.-T. Lee and K. K. Young, "Submicrometer Near-Intrinsic Thin-Film SOI Complementary MOSFET's," *IEEE Trans. Electron Devices*, vol. 36, no. 11, pp. 2537-2547, Nov. 1989.

[14] Y. Taur and T. H. Ning, *Fundamentals of Modern VLSI Devices*. Cambridge, U. K.: Cambridge Univ. Press, 1998.

[15] Y.-S Wu and P. Su, "Analytical Quantum-Confinement Model for Short-Channel Gate-All-Around MOSFETs Under Subthreshold Region," *IEEE Trans. Electron Devices*, vol. 56, no. 11, pp. 2720-2725, Nov. 2009.

[16] S. Jin, M. V. Fischetti, and T. W Tang, "Theoretical Study of Carrier Transport in Silicon Nanowire Transistors Based on the Multisubband Boltzmann transport Equation," *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 2886-2897, Nov. 2008.

[17] S. Jin, M. V. Fischetti, and T. W Tang, "Modeling of Electron Mobility in Gated Silicon Nanowires at Room Temperature: Surface Roughness Scattering, Dielectric Screening, and Band Nonparabolicity," *J. Appl. Phys.*, vol. 102, no. 8, p. 083715, Oct. 2007.

[18] E. Gnani, S. Reggiani, A. Gnudi, P. Parruccini, R. Colle, M. Rudan, and G. Baccarani, "Band-Structure Effects in Ultrascaled Silicon Nanowires," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2243-2254, Sept. 2007.

[19] J. H. Davies, *The Physics of Low-Dimensional Semiconductors*. Cambridge, U. K.: Cambridge Univ. Press, 1998.

| Surface     | Si    |                       |            | Ge    |                       |            |
|-------------|-------|-----------------------|------------|-------|-----------------------|------------|
| orientation | $m_x$ | <i>m</i> <sub>d</sub> | degeneracy | $m_x$ | <i>m</i> <sub>d</sub> | degeneracy |
| (100)       | 0.916 | 0.191                 | 2          | 0.120 | 0.299                 | 4          |
|             | 0.191 | 0.418                 | 4          |       |                       |            |
| (110)       | 0.316 | 0.325                 | 4          | 0.223 | 0.219                 | 2          |
|             | 0.191 | 0.418                 | 2          | 0.082 | 0.361                 | 2          |
| (111)       | 0.260 | 0.359                 | 6          | 1.590 | 0.082                 | 1          |
|             |       |                       |            | 0.092 | 0.342                 | 3          |

Table 3-1 The quantization effective mass  $(m_x)$  and the density-of-state effective mass  $(m_d)$  for electrons in Si- and Ge-channel with various surface orientations [9].





Figure 3-1 Schematic sketch of the FinFET structure investigated in this paper.  $L_{eff}$  is the channel length,  $t_{ch}$  is the channel thickness, and  $t_{in}$  is the gate insulator thickness.





Figure 3-2 Conduction band edge and quantized eigen-energies of a short-channel lightly-doped FinFET.







Figure 3-4 Comparison of the square of  $\Psi_0$ ' for long-channel and short-channel FinFETs.





Figure 3-5 (a) Comparison of  $E_0$  for various  $t_{ch}$  calculated from the power series method and the perturbation theory. (b)  $\alpha$  dependence on  $L_{eff}$  for a given  $t_{ch}$ . (c)  $\alpha$  dependence on  $t_{ch}$  for a given  $L_{eff}$ .



Figure 3-6 (a) The discrepancy of  $E_0$  calculated by the perturbation theory and the power series method increases with  $t_{ch}^2$ . (b) The discrepancy of  $E_0$  calculated by the perturbation theory and the power series method increases with  $m_x$ .





Figure 3-8 Comparison of the  $t_{ch}$  dependence of  $V_{th}$  for Si-FinFETs with various surface orientations and the classical model (CL). The  $V_{th}$  shift due to quantum confinement is mainly determined by the  $E_0$  as indicated by the inset.



Figure 3-9 Comparison of the  $t_{ch}$  dependence of  $V_{th}$  for Ge-FinFETs with various surface orientations and the classical model (CL). The inset shows the comparison of the  $E_0$  for various surface orientations.



Figure 3-10 Comparison of the L<sub>eff</sub> dependence of V<sub>th</sub> (V<sub>th</sub> roll-off) for Ge-FinFETs with various surface orientations and the classical model (CL). The V<sub>th</sub> roll-off is defined as V<sub>th</sub> (L<sub>eff</sub>) - V<sub>th</sub> (L<sub>eff</sub> = 100nm). The inset indicates that the devices with smaller L<sub>eff</sub> show larger V<sub>th</sub> shift due to quantum-confinement (QC) effect than the devices with larger L<sub>eff</sub>.



Figure 3-11 Comparison of the  $t_{ch}$  dependence of  $V_{th}$  of short-channel FinFETs calculated from the classical model (CL), our model, and the model using flat-well approximation.



Figure 3-12 Model predicted  $dV_{th}/dT$  at 150K for (a) Si-NFET with various surface orientations (b) Ge-NFET with various surface orientations. Our calculations return to the classical result for devices with large  $t_{ch}$ , in which the quantum-confinement effect can be neglected.



Figure 3-13 (a) The  $d\Delta V_{th}^{QC}/dT$  depends on  $ln(t_{ch})$  with the slope independent of channel materials. (b) The  $d\Delta V_{th}^{QC}/dT$  depends on ln(T) with the slope independent of channel materials.



Figure 3-14 (a) Quantized eigen-energies for long-channel lightly-doped GAA devices. (b) The square of wavefunctions corresponding to the eigen-energies of GAA device with D=5nm in (a).





Figure 3-15 Conduction band edge and quantized eigen-energies of a short-channel lightly-doped GAA device.



Figure 3-16 (a) Channel length dependence of the first eigen-energy for lightly-doped GAA devices with various channel diameter. (b) Comparison of the square of first eigen-function for long-channel and short-channel GAA MOSFETs.




Figure 3-17 Drain bias dependence of the first eigen-energy of short-channel lightly-doped GAA devices with various channel diameter.



Figure 3-18 Comparison of electron density distribution between classical model (CL) and quantum confinement model (QM). (a) Lightly-doped short-channel GAA device. (b) Heavily-doped long-channel GAA device







Figure 3-20 Channel diameter dependence of V<sub>th</sub> for long-channel lightly doped devices calculated from classical (CL) model and quantum confinement (QM) model.



Figure 3-21 (a) Channel diameter dependence of  $V_{th,CL}$  and  $V_{th,QM}$ . (b)  $V_{th}$  sensitivity to channel diameter (d $V_{th}$ /dD) by classical model and quantum confinement model.





Figure 3-22 (Right) Optimized channel diameter for minimum  $dV_{th}/dD$ . (Left) The corresponding  $dV_{th}/dD$  for GAA devices with optimized channel diameter designs.





Figure 3-23 Comparison of V<sub>th</sub> roll-off calculated from CL model and QM model.



Figure 3-24 Comparison of channel diameter dependence of  $V_{th}$  sensitivity to  $L_{eff}$  ( $dV_{th}/dL_{eff}$ ) calculated from CL model and QM model.



## Chapter 4 Suppressed Threshold Voltage Roll-Off by Quantum-Confinement Effects for High Mobility Channel MOSFETs

## **4.1 Introduction**

To attain sufficient drive current for highly-scaled MOSFETs, high mobility channel materials such as Ge and III-V materials have been proposed to enable the mobility scaling [1]. As the short-channel effects (SCEs) are more severe to these high mobility materials because of the higher permittivity, ultra-thin-body (UTB) [2], [3] and multi-gate structure [4]-[6] has been proposed to improve the device electrostatic integrity. With the scaling of channel dimension, the quantum-confinement effect becomes significant and may determine the electrostatic behavior and become crucial to the UTB and multi-gate device design. In this chapter, we tackle the problem using the analytically derived solutions of Schrödinger equation verified with TCAD simulation.

# **4.2 Quantum-Confinement Effect on V<sub>th</sub> Roll-Off for UTB MOSFETs**

Using density gradient model [7], Omura *et al.* [8] have observed increased  $V_{th}$  roll-off due to quantum confinement in UTB Si-on-insulator (SOI) devices. Whether there exists any difference between GeOI and SOI devices regarding the impact of quantum confinement on SCEs is not clearly known and merits investigation. We propose an analytical solution of Schrödinger equation for short-channel UTB devices to assess the impact of quantum confinement on V<sub>th</sub> roll-off for UTB GeOI MOSFETs [9].

### 4.2.1 Analytical Solution of Schrödinger Equation for UTB MOSFETs

To consider the quantum-confinement (QC) effect along the channel thickness (i.e., x-) direction, the Schrödinger equation can be express as

$$-\frac{\hbar^2}{2m_x} \cdot \frac{d^2 \Psi_j(x)}{dx^2} + E_C(x) \cdot \Psi_j(x) = E_j \cdot \Psi_j(x)$$
(4-1)

where  $E_j$  is the  $j^{\text{th}}$  eigen-energy,  $\Psi_j(x)$  is the corresponding wavefunction, and  $m_x$  is the carrier quantization effective mass. For long-channel undoped UTB MOSFETs, the conduction band edge  $E_C(x)$  was usually treated as a triangular well [10]. However, to account for the source/drain coupling due to SCEs, the conduction band edge  $E_C(x)$  in Equation (4-1) should be treated as a parabolic well with potential energy  $E_C(x) = \alpha x^2 + \beta x + \gamma$  where  $\alpha$ ,  $\beta$ , and  $\gamma$  are channel-length-dependent coefficients and can be obtained from the channel potential solution of Poisson's equation under subthreshold region [11]. Using the parabolic-well approximation, the solution of Equation (4-1) can be expressed as  $\Psi_j(x) = \sum d_n x^n$  with the coefficients  $d_n$ 's:

$$d_2 = -\frac{m_x}{\hbar^2} (E_j - \gamma) \cdot d_0 \qquad \qquad d_3 = -\frac{m_x}{3\hbar^2} [(E_j - \gamma) \cdot d_1 - \beta \cdot d_0]$$

$$d_{n} = -\frac{2m_{x}}{n(n-1)\hbar^{2}} \left[ \left( E_{j} - \gamma \right) \cdot d_{n-2} - \beta \cdot d_{n-3} - \alpha \cdot d_{n-4} \right], \quad n \ge 4$$
(4-2)

The *j*<sup>th</sup> eigen-energy  $E_j$  can be determined by the boundary condition  $\Psi_j(x=0) = \Psi_j(x=T_{ch})$ = 0 where *x*=0 and *x*=T<sub>ch</sub> (channel thickness) are defined as the interface positions of BOX/channel and channel/gate oxide, respectively. Thus, the eigen-energy and eigenfunction of short-channel UTB MOSFETs under subthreshold region can be derived. We have verified our model using the TCAD simulation that numerically solves the self-consistent solution of 2-D Poisson and 1-D Schrödinger equations [12]. Figure 4-1(a) and (b) show that for both the triangular potential well of long-channel devices and the parabolic well (due to SCEs) of short-channel ones, the  $E_j$ 's calculated by our model are fairly accurate. It should be noted that a scalable quantum-confinement model with accurate channel length dependence is crucial to this study.

## 4.2.2 Enhanced and Suppressed V<sub>th</sub> Roll-Off by Quantum-Confinement

### Effect

To assess the impact of quantum-confinement effect on  $V_{th}$ , the  $V_{th}$  is defined as the  $V_{GS}$  at which the average electron density of the cross-section at  $y = y_{min}$  (the minimum potential along the carrier flow direction) exceeds a critical concentration equal to the channel doping. Note that the choice of other critical concentrations for determining  $V_{th}$  [13], [14] will result in a shift in  $V_{th}$ , but will not affect the results of  $V_{th}$  comparisons in this study. Using the calculated eigen-energies and wavefunctions, the electron density can be derived [15]. Figure 4-2 shows that the peak of electron density calculated by the classical (CL) model is not located at the channel/BOX interface (x=0) because the use of thin BOX (10nm) instead of thick BOX suppresses the buried-insulator-induced-barrier-lowering (BIIBL) [8]. Although the peak of electron density calculated by the quantum-confinement model is shifted toward the channel center, the main current flow paths predicted by both models are quite similar for the UTB structure with thin BOX.

Figure 4-3 shows that for GeOI MOSFETs with channel thickness ( $T_{ch}$ ) = 10nm, the V<sub>th</sub> roll-off (defined as V<sub>th</sub>(L)–V<sub>th</sub>(L=100nm)) predicted by the quantum-confinement model is larger than that predicted by the CL model. This is consistent with the result reported for SOI MOSFET [8], and can be explained as follows. The V<sub>th</sub> shift due to the quantum-confinement effect can be expressed as  $\Delta V_{th}^{QM} \cong S/(\ln 10 \cdot kT/q) \cdot \Delta \psi_s^{QM}$  with *S* being the subthreshold swing and  $\Delta \psi_s^{QM}$  being the equivalent surface potential shift due to the quantum-confinement effect [10], [16]. The inset of Figure 4-3 shows that for GeOI devices with larger T<sub>ch</sub> (10nm), the "electrical confinement" [10] dominates the carrier quantization. The *E*<sub>0</sub> (ground-state energy)

of the triangular well (for long-channel devices) is much larger than that of the parabolic well (for short-channel devices) because of the larger electric field in the triangular one. As  $\Delta \psi_s^{QM}$  is mainly determined by  $E_0$ , the  $\Delta \psi_s^{QM}$  and thus  $\Delta V_{th}^{QM}$  for the long-channel device is larger than that of the short-channel one. Therefore, the V<sub>th</sub> roll-off considering the quantum-confinement effect is larger.

As the T<sub>ch</sub> scales down, however, a different trend can be observed. Figure 4-4 shows that for GeOI MOSFETs with  $T_{ch} = 5nm$ , the  $V_{th}$  roll-off predicted by the QC model becomes smaller than that predicted by the CL model, which is opposite to the larger T<sub>ch</sub> case and [8]. This can not be explained by the reduction of BIIBL due to the quantum-confinement effect [8] because in this study, thin BOX ( $T_{BOX} = 10$ nm) is used and the impact of BIIBL is not significant (see Figure 4-2). Since the "structural confinement" [10] dominates the carrier quantization for GeOI devices with smaller  $T_{ch}$  (5nm), the inset of Figure 4-4 shows that the  $E_0$  (and hence  $\Delta \psi_s^{QM}$ ) of the long-channel device is close to that of the short-channel one. Nevertheless, due to the SCE, the subthreshold swing S of the short-channel device is larger than the long-channel one. Therefore, the  $\Delta V_{th}^{QM}$  of the short-channel device is larger than that of the long-channel device and the V<sub>th</sub> roll-off considering the quantum-confinement effect is smaller. This mechanism is important because it may alter the comparison result for Vth roll-off between Si, Ge, and In<sub>0.53</sub>Ga<sub>0.47</sub>As devices. Figure 4-5 shows that, contrary to the prediction of CL model, the V<sub>th</sub> roll-off for InGaAs device is smaller than the Si counterpart because of the QC effect. Moreover, a crossover can be seen when Si and Ge devices are compared, and Ge device exhibits better  $V_{th}$  roll-off than the Si counterpart as  $T_{ch} < 4nm$ .

In summary, depending on  $T_{ch}$ , the quantum-confinement effect may increase or decrease the SCE of UTB devices. The critical channel thickness ( $T_{ch,crit}$ ) determining whether the quantum-confinement effect enhances or decreases the  $V_{th}$  roll-off depends on the BOX thickness ( $T_{BOX}$ ) and the channel material. Figure 4-6 shows that the  $T_{ch,crit}$  of GeOI MOSFETs increases with  $T_{BOX}$ . In addition, for a given  $T_{BOX}$ , the  $T_{ch,crit}$  of SOI MOSFETs is smaller than that of the GeOI MOSFETs. This may explain why the suppression of  $V_{th}$  roll-off by the quantum-confinement effect was not observed for the UTB SOI devices (with  $T_{ch} =$ 10nm) in [8].

## 4.3 Two-Dimensional Quantum-Confinement Effect for Multi-Gate MOSFETs

For multi-gate devices, the 2-D quantum-confinement effect along the  $W_{fin}$  and  $H_{fin}$  directions may determine the electrostatic behavior and become crucial to the multi-gate device design. Since the impact of quantum-confinement effect is especially important to In<sub>0.53</sub>Ga<sub>0.47</sub>As channel because of its small effective mass, we assess this 2-D quantum-confinement effect on the V<sub>th</sub> roll-off of In<sub>0.53</sub>Ga<sub>0.47</sub>As multi-gate MOSFETs using a derived analytical solution of 2-D Schrödinger equation verified with TCAD simulation.

## 4.3.1 Analytical Solution of Schrödinger Equation for Multi-Gate MOSFETs

To consider the 2-D QC effect in the  $W_{fin}$  (i.e., *x*) and  $H_{fin}$  (i.e., *z*) directions, the Schrödinger equation can be expressed as

$$-\frac{\hbar^2}{2} \left( \frac{1}{m_x} \frac{\partial^2}{\partial x^2} + \frac{1}{m_z} \frac{\partial^2}{\partial z^2} \right) \Psi_{i,j}(x,z) + E_C(x,z) \cdot \Psi_{i,j}(x,z) = E_{i,j}(x,z) \cdot \Psi_{i,j}(x,z)$$
(4-3)

where *i* and *j* are the principle quantum numbers for the carrier quantization in the W<sub>fin</sub> and H<sub>fin</sub> directions, respectively.  $E_{i,j}$  is the eigen-energy of the (i, j)-state,  $\Psi_{i,j}(x,z)$  is the corresponding wavefunction,  $m_x$  and  $m_z$  are the carrier quantization effective mass in the W<sub>fin</sub> and H<sub>fin</sub> directions, respectively. For In<sub>0.53</sub>Ga<sub>0.47</sub>As with isotropic effective mass,  $m_x = m_z = 0.04m_0$  [17] is used. For an undoped multi-gate device, the conduction band edge  $E_C(x,z)$  was

usually assumed as a flat well [18], [19]. However, to account for the source/drain coupling due to SCEs, the  $E_C(x,z)$  in Equation (4-3) should be treated as a parabolic well with potential energy  $E_C(x,z) = (\alpha_x \cdot x^2) + (\alpha_z \cdot z^2 + \beta_z \cdot z) + \gamma$ , where  $\alpha_x$ ,  $\alpha_z$ ,  $\beta_z$ , and  $\gamma$  are length-dependent coefficients and can be obtained from the channel potential solution of Poisson's equation under subthreshold region as derived in Chapter 2. Using this parabolic-well treatment and separation of variables technique, the solution of Equation (4-3) can be expressed as  $\Psi_{i,j}(x,z)$  $= W_i(x) \cdot H_j(z) = (\Sigma d_m \cdot x^m) \cdot (\Sigma e_n \cdot z^n)$  with the coefficients  $d_m$ 's and  $e_n$ 's being determined by the following recurrence relationships:

$$d_{2} = -\frac{m_{x}}{\hbar^{2}} E_{W,i} \cdot d_{0} \qquad \qquad d_{3} = -\frac{m_{x}}{3\hbar^{2}} E_{W,i} \cdot d_{1}$$

$$d_{m+2} = -\frac{2m_x}{(m+1)(m+2)\hbar^2} \begin{bmatrix} E_{W,i} \cdot d_m - \alpha_x \cdot d_{m+2} \end{bmatrix}, \quad m \ge 2$$
(4-4a)  

$$e_2 = -\frac{m_z}{\hbar^2} (E_{H,j} - \gamma) \cdot e_0 \qquad e_3 = -\frac{m_z}{3\hbar^2} \begin{bmatrix} E_{H,j} - \gamma \\ F_{H,j} - \gamma \\ F_{H$$

The eigen-energy  $E_{i,j}$  can be determined by the boundary conditions that the wavefunction vanishes at the channel/ insulator interfaces, and can be expressed as  $E_{i,j} = E_{W,i} + E_{H,j}$ , where  $E_{W,i}$  is the *i*<sup>th</sup> eigen-energy derived by  $W_i(x = 0) = W_i(x = W_{fin}) = 0$ , and  $E_{H,j}$  is the *j*<sup>th</sup> eigen-energy derived by  $H_j(z = 0) = H_j(z = H_{fin}) = 0$ . Thus, the eigen-energy and wavefunction for a short-channel multi-gate MOSFET under subthreshold region can be derived.

We have verified our model using the TCAD simulation that numerically solves the self-consistent solution of 3-D Poisson and 2-D Schrödinger equations [12]. Figure 4-7(a) shows that our model can predict the asymmetric ground-state wavefunction  $\Psi_{0,0}$  along the H<sub>fin</sub> direction due to the asymmetric gate configuration (and hence the asymmetric  $E_C$ ) in the

 $H_{fin}$  direction. For long-channel multi-gate devices, this  $E_C$  asymmetry along the  $H_{fin}$  direction results in larger eigen-energy than that predicted by the flat-well approximation, as shown in Figure 4-7(b). For short-channel devices, the SCEs further alter the  $E_C$  and hence increase the eigen-energy. Thus, in contrast to the constant  $E_{0,0}-E_{C,min}$  ( $E_{C,min}$  is the minimum  $E_C$  for a given *x-z* cross-section) calculated by the flat-well approximation, both the TCAD simulation and our model show that the  $E_{0,0}-E_{C,min}$  varies with the  $L_{eff}$ . It should be noted that a scalable QC model with accurate  $L_{eff}$  and  $H_{fin}$  dependences is crucial to this study.

#### 4.3.2 Suppressed V<sub>th</sub> Roll-Off for InGaAs Multi-Gate MOSFET

To assess the impact of quantum-confinement effect on the V<sub>th</sub> roll-off, the V<sub>th</sub> is defined as the gate voltage at which the subthreshold current equal to  $300nA \times W_{total}/L_{eff}$ , where  $W_{total}$ =  $2H_{fin} + W_{fin}$  is the total width of the multi-gate device. Using the calculated eigen-energies and wavefunctions, the subthreshold current considering the QC effect can be derived. Figure 4-8 shows the V<sub>th</sub> roll-off [defined as V<sub>th</sub>(L<sub>eff</sub>=100nm)–V<sub>th</sub>(L)] for InGaAs multi-gate devices predicted by the quantum-confinement model is smaller than that predicted by the classical (CL) model, and the discrepancy becomes larger with decreasing H<sub>fin</sub>. In other words, the enhanced 2-D quantum-confinement effect due to H<sub>fin</sub> down-scaling suppresses the V<sub>th</sub> roll-off of InGaAs multi-gate MOSFETs. This can be explained as follows.

The QC effect increases the V<sub>th</sub>, and this quantum-confinement induced V<sub>th</sub> shift ( $\Delta V_{th}^{QC}$ ) can be expressed as *S* /(ln10·kT/q)· $\Delta \psi_s^{QC}$  [16], as mentioned in Section 4.2.2. Since the short-channel device exhibits larger *S*, Figure 4-9(a) shows that the  $\Delta V_{th}^{QC}$  for the short-channel device is larger than that for the long-channel device. In other words, the V<sub>th</sub> roll-off of InGaAs devices is reduced by the quantum-confinement effect. Figure 4-9(b) shows that down-scaling H<sub>fin</sub> increases the ground-state eigen-energy *E*<sub>0,0</sub> and hence the  $\Delta \psi_s^{QC}$  of InGaAs devices. That is, the  $\Delta V_{th}^{QC}$  for a short channel InGaAs multi-gate device

can be raised by the quantum confinement along the  $H_{fin}$  direction, and hence the  $V_{th}$  roll-off can be significantly improved. It is also worth noting that this 2-D quantum-confinement effect on  $V_{th}$  roll-off for multi-gate devices with the Ge channel will not be as significant as the InGaAs counterpart, as indicated in Figure 4-9(b).

Figure 4-10 shows that, contrary to the prediction of the CL model, a discrepancy can be seen when the  $V_{th}$  roll-off for InGaAs and Ge multi-gate devices are compared. The CL model predicts that the  $V_{th}$  roll-off of InGaAs devices is similar with the Ge counterpart. With decreasing  $H_{fin}$ , however, the 2-D quantum-confinement effect for InGaAs devices becomes significant, and results in significantly smaller  $V_{th}$  roll-off than the Ge counterparts.

## 4.4 Scalability of Ge and InGaAs Channel Multi-Gate MOSFETs

Using the derived analytical solution of 2-D Schrödinger equation in 4.3.1, we can investigate the scalability of high-mobility Ge and InGaAs multi-gate devices with various aspect ratio (AR). With this physical and predictive approach, we can efficiently evaluate the Ge and InGaAs multi-gate devices in a wide design space.

The contours of SS and V<sub>th</sub> roll-off [V<sub>th</sub>(L<sub>eff</sub>=100nm)–V<sub>th</sub>(L<sub>eff</sub>=17nm)] considering the QC effect in the W<sub>fin</sub> and H<sub>fin</sub> domain can be efficiently derived using our theoretical model. Figure 4-11(a) shows that to achieve a given SS criterion, various AR designs can be chosen. When we further assess the contours of V<sub>th,QC</sub> roll-off, Figure 4-11(b) shows that the V<sub>th,QC</sub> roll-off contours are not parallel to those of SS for InGaAs devices. As shown in Figure 4-12, for multi-gate devices with the same SS, the V<sub>th,QC</sub> roll-off decreases with the AR. This stems mainly from the 2-D quantum-confinement effect demonstrated in 4.3.2. In addition to the carrier confinement along the W<sub>fin</sub> direction, the confinement along the H<sub>fin</sub> direction becomes significant with decreasing AR (i.e., H<sub>fin</sub>). Thus, the eigen-energy (and hence the quantum-confinement induced V<sub>th</sub> shift) increases (Figure 4-13) with decreasing AR. The suppression

of  $V_{th}$  roll-off due to this 2-D quantum-confinement effect is more significant than the 1D-confinement effect. Therefore, as compared with the AR dependence of the classical  $V_{th}$  roll-off, Figure 4-12 shows that the  $V_{th,QC}$  roll-off exhibits more significant decrease with the AR after considering the 2-D quantum-confinement effect.

Using the contours in Figure 4-14(a), Figure 4-14(b) shows that to maintain a given SS, the  $W_{fin}$  required for low-AR devices is larger than that for high-AR devices. This is consistent with the result in [20]. Thus, the Tri-gate (AR=1) is more scalable than the FinFET (AR>1). In addition to the advantage of scalability, Figure 4-14 indicates that for a given SS, the  $V_{th,QC}$  roll-off for Tri-gate is smaller than FinFET because of the more significant 2-D confinement effect for Tri-gate (as explained in Figure 4-12).

Figure 4-14(a) compares the SS contours for Ge and InGaAs multi-gate devices. It can be seen that the InGaAs devices exhibit smaller SS than the Ge counterpart because of the smaller permittivity. Thus, to maintain a given SS, Figure 4-14(b) shows that the InGaAs device possesses more relaxed  $W_{fin}$  than the Ge counterpart. Figure 4-15 shows that the  $V_{th,QC}$ roll-off for the InGaAs device is smaller than the Ge counterpart. This is because the degree of quantum confinement for InGaAs devices is larger and hence the improvement of  $V_{th}$ roll-off is more significant (Figure 4-13). Thus, the InGaAs devices possess better scalability and smaller  $V_{th,QC}$  roll-off than the Ge devices.

## 4.5 Summary

In this chapter, we investigate the impact of quantum-confinement on the short-channel effect of UTB and multi-gate MOSFETs using derived analytical solutions of Schrödinger equation verified with TCAD simulation. Our study indicates that when the  $T_{ch}$  is smaller than critical thickness, the quantum-confinement effect may decrease the  $V_{th}$  roll-off of GeOI MOSFETs. Thus, Ge devices may exhibit better  $V_{th}$  roll-off than the Si counterpart because of

more significant quantum confinement. For multi-gate structure, by exploring the quantum-confinement effect along the  $H_{fin}$  direction, the  $V_{th}$  roll-off of InGaAs devices can be suppressed and become smaller than the Ge counterpart. This 2-D quantum-confinement effect is also crucial to the scalability of multi-gate device. By exploring a wide design space with various aspect ratio (AR), our study indicates that for a given subthreshold swing, Tri-gate (AR=1) with significant 2-D confinement effect exhibits better  $V_{th}$  roll-off than FinFET (AR>1).



## References

[1] International Technology Roadmap for Semiconductors. [Online]. Available: http://www.itrs.net/

[2] E. Pop, C. O. Chui, S. Sinha, R. Dutton, and K. Goodson, "Electro-Thermal Comparison and Performance Optimization of Thin-Body SOI and GOI MOSFETs," in *IEDM Tech. Dig.*, pp. 411-414, 2004.

[3] S. W. Bedell, A. Majumdar, J. A. Ott, J. Arnold, K. Fogel, S. J. Koester, and D. K. Sadana, "Mobility Scaling in Short-Channel Length Strained Ge-on-Insulator P-MOSFETs," *IEEE Electron Device Letters*, vol. 29, no. 7, pp. 811-813, July 2008.

[4] Y. Q. Wu, R. S. Wang, T. Shen, J. J. Gu, and P. D. Ye, "First Experimental Demonstration of 100nm Inversion-mode InGaAs FinFET through Damage-free Sidewall Etching," in *IEDM Tech. Dig.*, 2009, pp. 331-334.

[5] M. Radosavljevic, G. Dewey, J. M. Fastenau, J. Kavalieros, R. Kotlyar, B. Chu-Kung, W.
K. Liu, D. Lubyshev, M. Metz, K. Millard, N. Mukherjee, L. Pan, R. Pillarisetty, W.
Rachmady, U. Shah, and R. Chau, "Non-Planar, Multi-Gate InGaAs Quantum Well Field
Effect Transistors with High-K Gate Dielectric and Ultra-Scaled Gate-to-Drain/
Gate-to-Source Separation for Low Power Logic Applications", in *IEDM Tech. Dig.*, 2010, pp. 126-129.

[6] H.-C. Chin, X. Gong, L. Wang, H. K. Lee, L. Shi, and Y. Yeo, "III-V Multi-Gate Field-Effect Transistors With High-Mobility In<sub>0.7</sub>Ga<sub>0.3</sub>As Channel and Epi-Controlled Retrogade-Doped Fin," *IEEE Electron Device Lett.* vol. 32, no. 2, pp. 146-148, Feb., 2011.

[7] A. Wettstein, A. Schenk, and W. Fichtner, "Quantum Device Simulation with the Density-Gradient Model on Unstructured grids," *IEEE Trans. Electron Devices*, vol. 48, no. 2, pp. 279-284, Feb. 2001.

[8] Y. Omura, H. Konish, and S. Sato, "Quantum-Mechanical Suppression and Enhancement

of SCEs in Ultrathin SOI MOSFETs," *IEEE Trans. Electron Devices*, vol. 53, no. 4, pp. 677-684, Apr. 2006.

[9] Y.-S. Wu, H.-Y. Hsieh, V. P.-H. Hu, and P. Su, "Impact of Quantum Confinement on Short-Channel Effects for Ultrathin-Body Germanium-on-Insulator MOSFETs," *IEEE Electron Device Letters*, vol. 32, no. 1, pp. 18-20, Jan. 2011.

[10] V. P. Trivedi and J. G. Fossum, "Quantum-Mechanical Effects on the Threshold Voltage of Undoped Double-Gate MOSFETs," *IEEE Electron Device Letters*, vol. 26, no. 8, pp. 579-582, Aug. 2005.

[11] V. P.-H. Hu, Y.-S. Wu, and P. Su, "Investigation of Electrostatic Integrity for Ultra-Thin-Body Germanium-On-Nothing (GeON) MOSFET," *IEEE Trans. Nanotechnology*, vol. 10, no. 2, pp. 325-330, Mar. 2011.

[12] ATLAS User's Manual, SILVACO, Santa Clara, CA, 2008.

[13] V. P. Trivedi, J. G. Fossum, and W. Zhang, "Threshold Voltage and Bulk Inversion Effects in Noclassical CMOS Devices with Undoped Ultra-Thin Bodies," *Solid-State Electronics*, vol. 51, no. 1, pp. 170-178, Jan. 2007.

[14] C.-T. Lee and K. K. Young, "Submicrometer Near-Intrinsic Thin-Film SOI Complementary MOSFET's," *IEEE Trans. Electron Devices*, vol. 36, no. 11, pp. 2537-2547, Nov. 1989.

[15] F. Stern, "Self-Consistent Results for n-Type Si Inversion Layers," *Phy. Rev. B*, vol. 5, no. 12, p.4891, 1972.

[16] Y. Taur and T. H. Ning, *Fundamentals of Modern VLSI Devices*. Cambridge, U. K.: Cambridge Univ. Press, 1998.

[17] Y. A. Goldberg and N. M. Schmidt, *Handbook Series on Semiconductor Parameters*, vol.2, World Scientific, London, 1999, pp. 62-88.

[18] R. Granzner, F. Schwierz, and V. M. Polyakov, "An Analytical Model for the Threshold

Voltage Shift Caused by Two-Dimensional Quantum Confinement in Undoped Multiple-Gate MOSFETs," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2562-2565, Sept. 2007.

[19] P. R. Kumar and S. Mahapatra, "Quantum Threshold Voltage Modeling of Short Channel Quad Gate Silicon Nanowire Transistor," *IEEE Trans. NanoTechnol.*, vol. 10, no. 1, pp. 121-128, Jan. 2011.

[20] O. Faynot, G. Barna, R. Ritzenthaler, and P. Gidon, "Scaling of Multiple-Gate Fully Depleted SOI Transistors," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2004, pp. 764-765.





Figure 4-1 Conduction band edge and quantized eigen-energies of lightly doped GeOI MOSFETs. (a) A long-channel device with triangular well. (b) A short-channel device with parabolic well.





Figure 4-3 Comparison of the V<sub>th</sub> roll-off between QC and CL models for  $T_{ch} = 10$ nm. The QC effect alters L<sub>min</sub> (where the V<sub>th</sub> roll-off = -0.2V [16]) by about +2nm. The inset indicates that for GeOI MOSFETs with larger  $T_{ch}$ , the difference in  $E_0$  for long-channel ( $E_{0,long}$ ) and short-channel ( $E_{0,short}$ ) devices is significant due to electrical confinement.



Figure 4-4 Comparison of the V<sub>th</sub> roll-off between QC and CL models for  $T_{ch} = 5$ nm. The QC effect alters L<sub>min</sub> by about -1nm. The inset indicates that for GeOI MOSFETs with smaller  $T_{ch}$ , the difference in  $E_0$  for long-channel ( $E_{0,long}$ ) and short-channel ( $E_{0,short}$ ) devices is small because the degree of structural confinement is similar.



Figure 4-5  $V_{th}$  roll-off comparison between Si, Ge, and InGaAs UTB devices considering QC

effect. The inset shows the comparison result using the classical model.



Figure 4-6 The difference in  $V_{th}$  roll-off between the QC and CL models depends on  $T_{BOX}$  and channel material. The filled region denotes that the QC effect enhances the  $V_{th}$  roll-off, while the blank region denotes that the QC effect suppresses the  $V_{th}$  roll-off.



Figure 4-7 (a) Comparison of spatial distributions of  $|\Psi_{0,0}|^2$  along the W<sub>fin</sub> and H<sub>fin</sub> directions for long-channel InGaAs multi-gate MOSFETs. (b) Channel length dependence of  $E_{0,0}$  with various H<sub>fin</sub> showing the accuracy of our model.





Figure 4-9 (a) Comparison of the V<sub>th</sub> roll-off characteristics predicted by the CL model and the QC model for InGaAs multi-gate MOSFETs. (b) The  $E_{0,0}$  of InGaAs multi-gate devices can be sensitively modulated by H<sub>fin</sub> scaling. The  $E_{0,0}$  of Ge multi-gate devices with (100) surface orientation are also shown.



Figure 4-10 Comparison of the  $V_{th}$  roll-off vs.  $H_{fin}$  characteristic between InGaAs and Ge multi-gate MOSFETs considering the 2-D QC effect. The inset shows the comparison result by the CL model.



Figure 4-11 (a) Equi-SS contours, and (b) comparison of contours for  $V_{th,QC}$  roll-off (solid line) and SS showing the design space of the multi-gate InGaAs NFET.



Figure 4-12 AR dependences of  $V_{th}$  roll-off for InGaAs-NFET with SS=90mV/dec.



Figure 4-13 The  $E_{0,0}$  of InGaAs multi-gate devices can be modulated by AR. The  $E_{0,0}$  of Ge multi-gate devices with (100) surface orientation are also shown.





Figure 4-14 (a) Comparison of Equi-SS contours for Ge and InGaAs NFETs. (b) AR dependences of the  $W_{fin}$  needed to maintain SS=90mV/dec for Ge and InGaAs NFETs with  $L_{eff}$ =17nm.




Figure 4-15 AR dependences of  $V_{th,QC}$  roll-off for Ge and InGaAs NFETs with SS=90mV/dec.

# Chapter 5 Modeling of Quantum Dark Space and Random Dopant Fluctuation for Advanced Ge/Si Bulk MOSFETs

### **5.1 Introduction**

As the high-k/metal-gate stack is introduced to continue the scaling of equivalent oxide thickness (EOT), high mobility channel materials such as Ge have been proposed to compensate for the mobility loss due to the high-k gate stack [1], [2]. However, larger "dark space" [3], [4] due to quantum confinement is one major concern for Ge devices because it may significantly increase the overall electrical EOT ( $EOT_e$ ) in the subthreshold region, and degrade the device electrostatic integrity. Since the quantum-confinement effect pushes the carriers away from the interface, the quantum "dark space" can be viewed as the distance from the interface to the centroid of the carrier layer (normalized with the permittivity ratio) [3]. This dark space is critical because it may significantly increase the overall electrical EOT ( $EOT_e$ ) in the subthreshold region, and degrade the device is critical because it may significantly increase the overall electrical EOT ( $EOT_e$ ) in the subthreshold region, and degrade the device is critical because it may significantly increase the overall electrical EOT ( $EOT_e$ ) in the subthreshold region, and degrade the device electrostatic integrity.

In additional to the dark space, the small effective mass of Ge channel and the high surface electric field will result in discrete eigen-energy and increase the effective surface potential needed for threshold condition. Thus, the  $V_{th}$  will be increased because of this additional  $V_{th}$  shift due to quantum-confinement effect. As the random dopant fluctuation (RDF) becomes crucial to the  $V_{th}$  variation for heavily-doped nanoscale MOSFETs, this  $V_{th}$ shift due to quantum-confinement effect also presents a significant fluctuation, which results in an amplification of the  $V_{th}$  variation due to RDF. Therefore, a scalable model that can predict this quantum-confinement induced amplification of  $V_{th}$  variation is needed.

In this chapter, we tackle this amplification of V<sub>th</sub> variation with the dark space. The

modeling of this amplification requires the modeling of the dark space. First, we derive the analytical solution of the Schrödinger equation for Ge MOSFETs with high-k dielectric [4]. We further derive closed-form ground-state eigen-energy and dark space models for Ge MOSFETs with high-k dielectric. This model gives insights to the minimization of the dark space, and can be used to predict the electrostatic integrity of advanced Ge devices. Using the dark space model, a closed-form model of the amplification factor for RDF-induced  $V_{th}$  variation can be derived.

## 5.2 Analytical Solution of Schrödinger Equation for High-k Dielectric MOSFET

### 5.2.1 Eigen-Energy $(E_i)$

In the past, an analytical solution of Schrödinger equation in the subthreshold region had been introduced by Stern [5], who assumed an infinite oxide barrier, i.e., the carrier wavefunction goes to zero at the oxide/semiconductor interface. For high-k dielectric MOSFETs, however, the assumption is no longer valid due to smaller barrier height of the dielectric. In this section, a physically more accurate quantum confinement model by considering correct boundary conditions across the channel/dielectric interface will be presented.

An analytical solution of the Schrödinger equation in the subthreshold region can be obtained by approximating the potential well in the channel  $V_{ch}(x)$  as a triangular one  $V_{ch}(x) = q \cdot F_S \cdot x$  [5] with  $F_S$  the surface electric field in the channel. Under the triangular potential well, the eigen-function for the channel carrier can be expressed as

$$\Psi_{ch} = c_1 \cdot Ai(k_{ch} \cdot (x - x_{ch}))$$
(5-1)

with  $k_{ch} = (2m_{ch}qF_S / \hbar^2)^{1/3}$  and  $x_{ch} = E_j/(qF_S)$  [5].  $E_j$  is the eigen-energy,  $\hbar$  is the reduced Plank constant, and  $m_{ch}$  is the effective mass of the channel carrier. Ai(x) is the Airy function of the

first kind.

For high-k dielectric, the barrier height  $(\phi_b)$  is relatively small and the eigen-functions are not zero at the dielectric/channel interface (x = 0). Since the potential well in the dielectric is  $V_{di}(x) = (\varepsilon_{ch}/\varepsilon_{di}) \cdot q \cdot F_S \cdot x + \phi_b$  with  $\varepsilon_{ch}$  and  $\varepsilon_{di}$  being dielectric constants of channel and gate dielectric, respectively, the eigen-function in the gate dielectric can be expressed as

$$\Psi_{di} = c_2 \cdot Ai(k_{di} \cdot (x - x_{di})) + c_3 \cdot Bi(k_{di} \cdot (x - x_{di}))$$
(5-2)

with  $k_{di} = (2m_{di}(\varepsilon_{ch}/\varepsilon_{di})qF_S/\hbar^2)^{1/3}$ ,  $x_{di} = (E_j - q\phi_b)/(\varepsilon_{ch}/\varepsilon_{di} \cdot qF_S)$ , and  $m_{di}$  is the effective mass in the dielectric. Bi(x) is the Airy function of the second kind. Using the boundary conditions that the eigen-function as well as its first derivative divided by the carrier effective mass are continuous across the channel/dielectric interface (x = 0) and the eigen-function vanishes at the dielectric boundary ( $x = -T_{di}$  with  $T_{di}$  being the dielectric thickness), the eigen-energy  $E_j$  can be determined from

$$[Ai(-k_{ch}x_{ch}) \cdot Bi'(-k_{di}x_{di}) - (m_{di}/m_{ch})(k_{ch}/k_{di})Bi(-k_{di}x_{di}) \cdot Ai'(-k_{ch}x_{ch})] \cdot Ai(-k_{di}(x_{di}+T_{di})) = 0$$
(5-3)

where Ai'(x) and Bi'(x) are first derivatives of Ai(x) and Bi(x), respectively.

A steep-retrograde doping profile [7], [8] with an intrinsic region  $(1 \times 10^{15} \text{ cm}^{-3})$  of 10nm  $(x_s = 10 \text{nm})$  near the interface and a heavily doped substrate  $(N_{sub} = 5 \times 10^{18} \text{cm}^{-3})$  as the ground plane (as shown in the inset of Figure 5-1) is used to verify the Equation (5-3). Since the  $F_S$  for a steep retrograde doping profile is constant, the potential well is triangular. Figure 5-1 shows that in the subthreshold region, the eigen-energies determined by Equation (5-3) are fairly accurate as compared with the numerical simulation that self-consistently solves coupled Poisson and Schrödinger equations [9]. It can be seen that the eigen-energies are reduced due to wavefunction penetration.

From Equation (5-3),  $E_j$  can be further expressed as  $E_j = E_j(\phi_b = \infty) - \Delta E_j$  with  $E_j(\phi_b = \infty)$ being the eigen-energy derived by Stern (i.e.,  $(\hbar^2/(2m_{ch}))^{1/3}(3/2 \cdot \pi \cdot (j-1/4) \cdot qF_S)^{2/3})$  [5] and  $\Delta E_j$  being the eigen-energy reduction due to wavefunction penetration.  $\Delta E_j$  can be approximated by the first-order Taylor expansion of Equation (5-3) around  $E_j(\phi_b = \infty)$ :

$$\Delta E_{j} \cong \frac{qF_{S}}{\left(\frac{2m_{di}}{\hbar^{2}}\right)^{1/2} \left[\left(\frac{m_{ch}}{m_{di}} - \frac{\varepsilon_{di}}{\varepsilon_{ch}}\right) \cdot \left(q\phi_{b} - E_{j}(\phi_{b} = \infty)\right)^{1/2} + \left(\frac{\varepsilon_{di}}{\varepsilon_{ch}}\right) \cdot \left(q\phi_{b} - E_{j}(\phi_{b} = \infty) - \frac{\varepsilon_{ch}}{\varepsilon_{di}} \cdot T_{di} \cdot qF_{S}\right)^{1/2}\right]}$$

(5-4)

Equation (5-4) indicates that the reduction of eigen-energy (i.e.,  $\Delta E_0$ ) due to the WP effect increases with  $F_s$ , as can be seen in Figure 5-2(a). For a given  $F_s$  near the onset of threshold, Figure 5-2(b) shows that the  $\Delta E_0$  due to the WP effect increases as the dielectric barrier height  $\phi_b$  decreases [as indicated by Equation (5-4)], and our model agrees well with the numerical simulation. It should be noted that the calculated  $E_0$  from our model (with WP) returns to Stern's model [5] (w/o WP) as  $\phi_b$  approaches infinity. Figure 5-3 further compares the wavefunction profiles of the first two subbands between models and exact solution. It can be seen that as the WP effect is considered, the wavefunctions in the channel shift towards the interface and our model agrees well with the numerical simulation.

### 5.2.2 Carrier Centroid (X<sub>0</sub>)

The carrier centroid can be expressed as  $X_0 = (\int x \cdot \Psi_0^2(x) dx)/(\int \Psi_0^2(x) dx)$  with  $\Psi_0(x)$  being the ground-state wavefunction [5].  $X_0$  is equal to  $2E_0/(3qF_S)$  if the wavefunction vanishes at the interface [i.e,  $\Psi_0(x=0) = 0$ ] [5]. However, for high-k dielectric devices with significant WP, a more general expression of  $X_0$  is required. As the  $X_0$  (and hence dark space) increases the overall EOT<sub>e</sub> and hence degrades the subthreshold swing (SS), an analytical expression for dark space can be derived from the SS. The SS is defined as  $(d\log_{10}(Q_i)/dV_G)^{-1}$  with  $Q_i$  being the sheet carrier density  $\int n(x) dx$ , in which the electron density n(x) can be determined by the eigen-energies and eigenfunctions

$$n(x) = \frac{kT}{\pi\hbar^2} \cdot \sum_{\nu,j} g_{\nu} \cdot m_d^{\nu} \cdot \left| \Psi_{\nu,j}(x) \right|^2 \cdot \ln\left[ 1 + \exp\left(-\frac{E_{C,surf} + E_{\nu,j} - E_F}{kT}\right) \right]$$
(5-5)

where  $g_v$  is the valley degeneracy,  $m_d^v$  is the density-of-state effective mass of valley *v*.  $E_{C,surf}$ ,  $E_{v,j}$ , and  $E_F$  are conduction band edge at the surface,  $j^{\text{th}}$  eigen-energy, and Fermi level, respectively. Figure 5-4 shows that the electron density considering WP is higher than that without WP because of the  $E_j$  reduction. The electron penetration into the dielectric region can be clearly seen using the  $E_j$  derived from Equation (5-3). In addition, it can be seen that the dark space can be reduced by the WP effect.

When the  $E_F$  is sufficiently smaller than  $E_{C,surf} + E_{v,j}$  (e.g., in the subthreshold region), the  $Q_i$  is proportional to  $\exp(-q(E_{C,surf} + E_{v,j} - E_F)/kT)$ . Therefore, the SS can be expressed as

$$SS = \left(\frac{kT}{q}\right) \cdot \ln(10) \cdot Q_i \cdot \left\{\frac{kT}{\pi\hbar^2} \cdot \sum_{v,j} g_v \cdot m_d^v \cdot \exp\left(-\frac{E_{C,surf} + E_{v,j} - E_F}{kT}\right) \cdot \left[1 - \frac{dF_s}{dV_G} \left(\frac{\varepsilon_{ch}}{\varepsilon_{di}} \cdot T_{di} + \frac{d\left(E_{v,j}/q\right)}{dF_s}\right)\right]\right\}^{-1}$$
(5-6)

Using the ground-state approximation (i.e., most carriers populate at the ground state),

$$SS \cong \left(\frac{kT}{q}\right) \cdot \ln(10) \cdot \left[1 - \frac{dF_s}{dV_G} \cdot \left(\frac{\varepsilon_{ch}}{\varepsilon_{di}} \cdot T_{di} + \frac{d(E_0/q)}{dF_s}\right)\right]^{-1}$$

$$= \left(\frac{kT}{q}\right) \cdot \ln(10) \cdot \left[1 - \left(\frac{\varepsilon_{ch}}{\varepsilon_{di}/[T_{di} + (\varepsilon_{di}/\varepsilon_{ch}) \cdot d(E_0/q)/dF_s]}\right)\right]^{-1}$$

$$= \left(\frac{kT}{q}\right) \cdot \ln(10) \cdot \left[1 - \left(\frac{C_{total}}{C_{di,QC}}\right)\right]^{-1} = \left(\frac{kT}{q}\right) \cdot \ln(10) \cdot \left[1 + \left(\frac{C_{dep}}{C_{di,QC}}\right)\right]$$
(5-7)

The  $C_{di,QC}$  is the equivalent dielectric capacitance considering the quantum-confinement effect. Since the total charge is  $\varepsilon_{ch} \cdot F_S$  by Gauss's law, the  $C_{total} = \varepsilon_{ch} \cdot (dF_S / dV_G)$  is the total capacitance and is equal to  $C_{di,QC} \cdot C_{dep} / (C_{di,QC} + C_{dep})$  with  $C_{dep}$  being the depletion capacitance. It can be seen that the equivalent increment of dielectric thickness due to quantum-confinement effect is  $(\varepsilon_{di} / \varepsilon_{ch}) \cdot [d(E_0/q)/dF_S]$ , and hence the carrier centroid  $(X_0)$  due to the quantum-confinement effect can be expressed as

$$X_0 = \frac{d(E_0/q)}{dF_S} \tag{5-8}$$

Figure 5-5 shows that, without considering WP, the  $d(E_0/q)/dF_S$  expression returns to  $2E_0/(3qF_S)$  because  $E_0(\phi_b = \infty)$  can be approximated as  $(\hbar^2/(2m_{ch}))^{1/3}(9/8 \cdot \pi qF_S)^{2/3}$  [5]. When the WP effect is considered, however, the  $X_0$  calculated by  $d(E_0/q)/dF_S$  is significantly smaller than that calculated by  $2E_0/(3qF_S)$ . It should be noted that while  $E_0$  can be used to assess the degree of quantum-confinement induced V<sub>th</sub> shift, the  $E_0$  sensitivity to  $F_S$  [i.e.,  $d(E_0/q)/dF_S$ ] can be used to assess the SS and therefore the device electrostatic integrity.

# 5.3 Closed-Form Models of Dark Space, Subthreshold Swing, and V<sub>th</sub> Shift Due to Quantum-Confinement Effect

As the ground-state eigen-energy  $(E_0)$  and hence the dark space (DS) can be determined from the non-linear equation [Equation (5-3)], closed-form modeling of  $E_0$  and DS for uniformly-doped channel will be employed in this section. Then, closed-form models of subthreshold swing and V<sub>th</sub> shift due to quantum-confinement can be derived [6].

### 5.3.1 Dark Space & V<sub>th</sub> Shift Due to Quantum-Confinement Effect

With the triangular well and infinite oxide barrier approximations, a carrier layer thickness model  $[=2E_0/(3qF_S)]$  for Si channel had been proposed in the past [5]. However, for Ge-channel devices with high-k gate dielectric, these approximations may result in significant error in the prediction of the dark space and eigen-energy because of the small effective mass of the channel carrier and the finite dielectric barrier height. Although the impact of finite barrier height on Si devices had been considered by empirically fitting the ground-state eigen-energy dependence on the surface electric field with numerical simulation recently [11]

[12], the fitting results were not scalable and not applicable for Ge devices.

To derive the  $E_0$  and DS models for Ge channel with small quantization effective mass  $m_{ch}$ , a more accurate  $E_0$ - $F_S$  relationship than the one used in [5] needs to be employed. First, for a uniformly-doped channel with doping concentration  $N_{ch}$  (negative for p-type substrate), a parabolic channel potential well  $V_{ch}(x) = q \cdot [F_S \cdot x + (qN_{ch}/2\varepsilon_{ch}) \cdot x^2]$  has to be used in the derivation of the ground-state eigen-energy  $E_0$ . Using the perturbation theory [13] and treating the  $q \cdot (qN_{ch}/2\varepsilon_{ch}) \cdot x^2$  term as a perturbation to the triangular well  $V_{ch,tri}(x) = q \cdot F_S \cdot x$ ,  $E_0$  can be expressed as  $E_{0,tri} + q \cdot (qN_{ch}/2\varepsilon_{ch}) \cdot \int x^2 \cdot \Psi^2_{0,tri}(x) dx$  with  $E_{0,tri}$  and  $\Psi_{0,tri}(x)$  being the ground-state eigen-energy and wavefunction of the triangular well  $V_{ch,tri}(x)$ , respectively. It can be further shown that:

$$E_0 = E_{0,tri} + (4/15) \cdot (N_{ch}/\varepsilon_{ch}) \cdot (E_{0,tri}/F_S)^2.$$
 (5-9)

To derive an accurate  $E_{0,tri}$  for Ge devices with high-k dielectric, the wavefunction penetration effect needs to be considered. Equation (5-1) indicates that the wavefunction (and hence the carrier distribution) will be shifted toward the interface by  $x_{ch}(\phi_b = \infty) - x_{ch}(\phi_b)$  $[=\Delta E_{0,tri}/(qF_S)]$ , which is responsible for the  $X_0$  reduction  $X_0(\phi_b = \infty) - X_0(\phi_b) [=d(\Delta E_{0,tri}/q)/dF_S]$ . Hence,  $d\Delta E_{0,tri}/dF_S \cong \Delta E_{0,tri}/F_S$ . In other words,  $\Delta E_{0,tri} \cong \alpha \cdot F_S$  with  $\alpha$  being a coefficient independent of  $F_S$ .

The coefficient  $\alpha$  can be determined by Equation (5-4). When the  $F_S$  of Equation (5-4) approaches zero, we can derive the dependences of  $\Delta E_{0,tri}$  on  $m_{ch}$ ,  $m_{di}$ , and  $\phi_b$ , and then the  $\alpha$  can be obtained as

$$\alpha = q \cdot \frac{\hbar}{\sqrt{2}} \cdot \left( \frac{\sqrt{m_{di}}}{\sqrt{q\phi_b}} \cdot \frac{1}{m_{ch}} \right).$$
(5-10)

Therefore,  $E_{0,tri}$  can be expressed as

$$E_{0,tri} = \left(\frac{\hbar^2}{2m_{ch}}\right)^{1/3} \cdot \left(\frac{9}{8}\pi \cdot qF_S\right)^{2/3} - q \cdot \frac{\hbar}{\sqrt{2}} \cdot \left(\frac{\sqrt{m_{di}}}{\sqrt{q\phi_b}} \cdot \frac{1}{m_{ch}}\right) \cdot F_S$$
(5-11)

Substituting Equation (5-11) into Equation (5-9), we can obtain a closed-form model for  $E_0$ :

$$E_{0} = \left(\frac{\hbar^{2}}{2m_{ch}}\right)^{1/3} \cdot \left(\frac{9}{8}\pi \cdot qF_{S}\right)^{2/3} - q \cdot \frac{\hbar}{\sqrt{2}} \cdot \left(\frac{\sqrt{m_{di}}}{\sqrt{q\phi_{b}}} \cdot \frac{1}{m_{ch}}\right) \cdot F_{S}$$
$$+ \frac{4}{15} \cdot \frac{N_{ch}}{\varepsilon_{ch}} \cdot \left[\left(\frac{\hbar^{2}}{2m_{ch}F_{S}}\right)^{1/3} \cdot \left(\frac{9}{8}\pi \cdot q\right)^{2/3} - q \cdot \frac{\hbar}{\sqrt{2}} \cdot \left(\frac{\sqrt{m_{di}}}{\sqrt{q\phi_{b}}} \cdot \frac{1}{m_{ch}}\right)\right]^{2}$$
(5-12)

It can be seen from Equation (5-12) that  $E_0$  is not exactly proportional to  $(F_S)^{\lambda}$  [10]. This explains why in [11]  $\lambda$  has to be treated as a fitting parameter as the relation  $E_0 \propto (F_S)^{\lambda}$  was used. In addition, although the  $\lambda$  had been empirically derived by introducing several fitting parameters to consider the  $\phi_b$  and  $N_{ch}$  dependences [12], the  $m_{ch}$  and  $m_{di}$  dependences were not considered. Therefore, the fitting parameters used in [12] cannot be employed for devices with different channel and dielectric materials.

As  $X_0 = d(\Delta E_0/q)/dF_s$ , we can obtain a closed-form model for carrier centroid  $X_0$ :

$$X_{0} = \left[\frac{2}{3}\left(\frac{\hbar^{2}}{2m_{ch}qF_{S}}\right)^{1/3} \cdot \left(\frac{9}{8}\pi\right)^{2/3} - \frac{\hbar}{\sqrt{2}} \cdot \left(\frac{\sqrt{m_{di}}}{\sqrt{q\phi_{b}}} \cdot \frac{1}{m_{ch}}\right)\right].$$

$$\left\{1 + \frac{8}{15}\frac{N_{ch}}{\varepsilon_{ch}}\left[\left(\frac{\hbar^{2}}{2m_{ch}F_{S}^{4}}\right)^{1/3} \cdot \left(\frac{9}{8}\pi \cdot q\right)^{2/3} - q \cdot \frac{\hbar}{\sqrt{2}} \cdot \left(\frac{\sqrt{m_{di}}}{\sqrt{q\phi_{b}}} \cdot \frac{1}{m_{ch}}\right) \cdot \frac{1}{F_{S}}\right]\right\}$$

$$\left(5-13\right)$$

$$-\frac{8}{15}\frac{N_{ch}}{\varepsilon_{ch}}\frac{1}{qF_{S}^{3}} \cdot \left[\left(\frac{\hbar^{2}}{2m_{ch}}\right)^{1/3} \cdot \left(\frac{9}{8}\pi \cdot qF_{S}\right)^{2/3} - q \cdot \frac{\hbar}{\sqrt{2}} \cdot \left(\frac{\sqrt{m_{di}}}{\sqrt{q\phi_{b}}} \cdot \frac{1}{m_{ch}}\right) \cdot F_{S}\right]^{2}$$

After normalized with the permittivity ratio, the dark space DS can be determined by  $X_0/(\varepsilon_{ch}/\varepsilon_{ox})$ . Figure 5-6 summarizes the derivation procedures of the closed-form model for dark space.

As the quantum-confinement effect increases the effective surface potential needed for threshold condition, this quantum-confinement induced surface potential shift  $(\Delta \varphi_S^{QC})$  [14] is

$$\Delta \varphi_S^{\text{QC}} = E_0/q - (kT/q) \cdot \ln(g_v \cdot qm_d F_S/(\pi \hbar^2 N_C))$$
(5-14)

where  $N_C$  is the effective density of state for the conduction band. With  $\Delta \varphi_S^{QC}$ , the QC-induced V<sub>th</sub> shift ( $\Delta V_{th}^{QC}$ ) can then be derived by  $m \cdot \Delta \varphi_S^{QC}$  with  $m = 1 + (\varepsilon_{ch}/\varepsilon_{ox}) \cdot (EOT+DS)/W_{dep}$  with  $W_{dep}$  being the maximum depletion width. With Equations (5-12), (5-13), and (5-14), closed-form models for  $\Delta \varphi_S^{QC}$  and  $\Delta V_{th}^{QC}$  can be derived.

### **5.3.2 Verification with TCAD Simulation**

To verify our closed-form models, we have performed the TCAD simulation that numerically solves the self-consistent solution of coupled Poisson and Schrödinger equations [9]. For a given  $F_S$  near the onset of threshold, Figure 5-7 shows that the  $E_0$  for Ge-(100) and Si-(100) devices decrease with the barrier height  $\phi_b$  because of the wavefunction penetration (WP) effect, and our model agrees well with the TCAD simulation. In addition, the  $E_0$ reduction for Ge-(100) is more significant than Si-(100) because Ge-(100) possesses smaller  $m_{ch}$  and hence larger  $\alpha$  [Equation (5-10)]. Figure 5-8 shows that for Ge-(100) device with high-k dielectric and uniformly-doped profile, the  $E_0$  is reduced after considering the WP effect and the parabolic well. Moreover, our model shows accurate  $F_S$  dependence of  $E_0$ , which is crucial to the DS modeling. Figure 5-9(a) indicates that when the WP effect is not considered, the  $X_0$  of Ge-(100) is significantly larger than that of Si-(100). When the WP effect is considered, however, the discrepancy of  $X_0$  for Ge-(100) and Si-(100) is substantially reduced because of the more significant reduction of  $X_0$  for Ge-(100). After normalized with the permittivity ratio, Figure 5-9(b) shows that the discrepancy of DS for Ge-(100) and Si-(100) will be further reduced because of the higher permittivity for Ge channel. The discrepancy of DS becomes smaller than 1Å for the  $F_S$  near the onset of threshold. Figure 5-10 shows that the DS depends on the surface orientation because of the different quantization effective mass  $m_{ch}$ . Since the DS increases with decreasing  $m_{ch}$ , the DS of

Ge-(100) surface is larger than the Ge-(110) and (111) counterparts. This is contrary to the Si devices that the DS of (100)-surface is smaller than the (110) and (111) counterparts. Figure 5-11(a) shows that the  $E_0$  increases with decreasing  $m_{ch}$ , and the  $E_0$  of Ge-(100) surface is larger than the Ge-(110) and (111) counterparts. This is contrary to the Si devices that the  $E_0$ of (100)-surface is smaller than the (110) and (111) counterparts. Since the  $g_v$  and  $m_d$  also contribute to the  $\Delta V_{th}^{QC}$  [Equation (5-14)], Figure 5-11(b) shows that Ge-(100) and (110) devices exhibit similar  $\Delta V_{th}^{QC}$ . For Si devices, the  $\Delta V_{th}^{QC}$  of (110) and (111) are similar. The DS and  $\Delta \varphi_S^{QC}$  also depend on the material of gate dielectric because the properties of gate dielectric such as  $\phi_b$  and  $m_{di}$  will determine the degree of the WP effect. Figure 5-12 shows that among the three high-k dielectrics, HfO<sub>2</sub> possesses smaller DS and  $\Delta \varphi_S^{QC}$  than Al<sub>2</sub>O<sub>3</sub> and  $La_2O_3$ .

Since the  $F_S$  is related to the  $N_{ch}$  and can be modulated by the substrate bias ( $V_{sub}$ ), the DS and  $\Delta V_{th}^{QC}$  also depends on  $N_{ch}$  and  $V_{sub}$ . As the  $F_S$  near the onset of threshold is  $[2qN_{ch}\cdot(2\varphi_B - V_{sub})/\varepsilon_{ch}]^{1/2}$  ( $\varphi_B = (kT/q)\cdot\ln(N_{ch}/n_i)$  with  $n_i$  the intrinsic carrier concentration), the  $F_S$  increases with  $N_{ch}$  and reverse  $V_{sub}$ . Figure 5-13(a) shows that the DS near the onset of threshold decreases with increasing  $N_{ch}$  because the DS decreases with increasing  $F_S$  (Figure 5-9). On the contrary, Figure 5-13(b) shows that the  $\Delta V_{th}^{QC}$  increases with the  $N_{ch}$  of uniformly-doped profile because the  $E_0$  increases with  $F_S$ . In addition, the  $\Delta V_{th}^{QC}$  increases with EOT because the *m* factor increases with EOT. Figure 5-14(a) indicates that applying the reverse  $V_{sub}$  will reduce the DS because of the larger  $F_S$ . In addition, it can be seen that the Ge-(100) surface exhibits higher DS sensitivity to  $V_{sub}$  than the Ge-(110) and (111) counterparts. On the contrary, Figure 5-14(b) indicates that applying the reverse  $V_{sub}$  will increase the  $\Delta V_{th}^{QC}$  because of the larger  $F_S$ . In addition, the Ge-(100) and (110) surface exhibit larger  $\Delta V_{th}^{QC}$  sensitivity to  $V_{sub}$  than the Ge-(111) counterpart.

In additional to the uniform doping profile, our model is also applicable for devices with

a steep retrograde doping profile [4]. For the steep retrograde doping profile with an intrinsic region near the interface (inset of Figure 5-1), the  $F_S$  is constant and the potential well is triangular. Therefore, the  $E_{0,tri}$  in Equation (5-11) can be applied to the ground-state eigen-energy for the steep retrograde profile. The  $X_{0,tri}$  can be derived by  $d(E_{0,tri}/q)/dF_S$ :

$$X_{0,tri} = \left[\frac{2}{3} \left(\frac{\hbar^2}{2m_{ch}}\right)^{1/3} \cdot \left(\frac{9}{8}\pi \cdot q\right)^{2/3} \cdot F_S^{-1/3} - q \cdot \frac{\hbar}{\sqrt{2}} \cdot \left(\frac{\sqrt{m_{di}}}{\sqrt{q\phi_b}} \cdot \frac{1}{m_{ch}}\right)\right]$$
(5-15)

The DS for the steep retrograde profile can be determined by  $X_{0,tri}/(\varepsilon_{ch}/\varepsilon_{ox})$ . Figure 5-15(a) shows that for a given heavily-doped substrate doping  $(N_{sub}=5\times10^{18} \text{ cm}^{-3})$ , the DS decreases with the intrinsic region depth  $x_s$ . This is because the  $F_s$  near the onset of threshold increases with decreasing  $x_s$ . Thus, Figure 5-15(b) shows that for devices with steep retrograde doping profile, the  $\Delta V_{th}^{QC}$  increases with the intrinsic region depth  $x_s$ . As the uniformly-doped channel is similar to the steep retrograde profile with  $x_s = 0$ , it can be seen from Figure 5-15(a) that the DS of the uniformly-doped profile is smaller than that of the steep retrograde profile. On the contrary, it can also be seen from Figure 5-15(b) that the  $\Delta V_{th}^{QC}$  of the uniformly-doped profile is larger than that of the steep retrograde profile.

### 5.3.3 Subthreshold Swing

With the closed-form DS model, we can assess the SS of Ge devices with high-k dielectric by incorporating  $EOT_e = EOT + DS$  in the SS model [2], [3], [17]. In this paper, we use the reported analytical SS model for short-channel bulk devices [17]:

$$SS = \frac{kT}{q} \ln(10) \cdot \left( 1 - \frac{EOT_e}{\varepsilon_{ox}} \cdot \left( -\frac{qN_{ch}\Delta W_{dep}}{\phi_f} + \frac{2\varepsilon_{ch}X_j}{L_{eff}^2} \cdot \frac{\Delta v}{\phi_f} \right) \right)$$
(5-16)

where  $L_{eff}$  and  $X_j$  are the effective channel length and junction depth of source/drain, respectively. The definitions of  $\Delta W_{dep}$ ,  $\Delta v$ , and  $\phi_f$  can be referred to [17]. Figure 5-16(a) shows that for long-channel Ge NFETs, the calculated SS of Ge-(100) is larger than the Ge-(110) and (111) counterparts, as predicted by the DS in Figure 5-10. Moreover, the reduction in SS for Ge-(100) due to the WP effect is more significant than the Si-(100) counterpart. Figure 5-16(b) further shows that this reduction in SS for Ge devices due to the WP effect increases for short-channel devices.

For Ge bulk MOSFETs, only L-valley is considered in our calculation. The relative importance of other conduction band bottoms such as  $\Gamma$ -valley and X-valley will be discussed in the Appendix 2.

### 5.4 Quantum-Confinement Induced Amplification of V<sub>th</sub> Variation

Random  $V_{th}$  variation is a serious problem for nanoscale MOSFETs. Whether the introduction of Ge channel will fundamentally impact the  $V_{th}$  variation is an important question. Due to random dopant fluctuation (RDF), the ground-state eigen-energy of Ge devices presents a significant fluctuation, which results in an amplification of the  $V_{th}$  variation. In this section, we present a closed-form model for the quantum-confinement induced amplification factor (AF<sub>QC</sub>) in the standard variation of  $V_{th}$  ( $\sigma V_{th}$ ). In addition, we propose that a scalable quantum-mechanical  $\sigma V_{th}$  model can be obtained through the classical Takeuchi model [18], [19] multiplied by AF<sub>QC</sub>.

### 5.4.1 Modeling of the Amplification Factor (AF<sub>OC</sub>)

In addition to the conduction band edge ( $E_C$ ) fluctuation (i.e., surface potential fluctuation), the RDF also results in significant ground-state eigen-energy fluctuations. Figure 5-17 shows that the spatial fluctuation of ground-state eigen-energy due to RDF is larger than that of  $E_C$ . While the classical-V<sub>th</sub> (V<sub>th,CL</sub>) variation due to RDF results from the  $E_C$  variation, the larger ground-state eigen-energy fluctuation will cause more serious V<sub>th,QC</sub> variation. Figure 5-18 shows that the dispersion of V<sub>th,QC</sub> is closely correlated to the dispersion of V<sub>th,CL</sub>. Therefore, the standard derivation of  $V_{th,QC}$  ( $\sigma V_{th,QC}$ ) can be modeled as the product of  $\sigma V_{th,CL}$ and the slope  $dV_{th,QC}/dV_{th,CL}$ . The slope  $dV_{th,QC}/dV_{th,CL}$  can be viewed as an amplification factor (AF<sub>QC</sub>) due to quantum confinement. Therefore, modeling the AF<sub>QC</sub> is crucial to the prediction of  $V_{th,QC}$  variation for Ge MOSFETs.

As the V<sub>th,QC</sub> is V<sub>th,CL</sub> plus the QC-induced V<sub>th</sub> shift  $\Delta V_{th}^{QC}$ , the AF<sub>QC</sub>(= $dV_{th,QC}/dV_{th,CL}$ ) for RDF can be expressed as

$$AF_{QC} = 1 + \frac{d\Delta V_{th}^{QC}}{dF_S} \cdot \frac{dF_S}{dN_{ch}} \cdot \left(\frac{dV_{th,CL}}{dN_{ch}}\right)^{-1}$$
(5-17)

Since Figure 5-13(b) has qualitatively demonstrated the impact of RDF on  $V_{th,QC}$ , we can further demonstrate the  $\Delta V_{th}^{QC}$  dependence on  $V_{th,CL}$  from Figure 5-13(b), as shown in Figure 5-19. It can be seen that the  $\Delta V_{th}^{QC}$  shows linear dependence on  $V_{th,CL}$ , and the slope  $d\Delta V_{th}^{QC}/dV_{th,CL}$  is (AF<sub>QC</sub> – 1). In addition, Figure 5-19 indicates that the AF<sub>QC</sub> depends on the EOT. Using derived  $E_0$ , dark space, and  $\Delta V_{th}^{QC}$  models in Section 5-3, our closed-form model for AF<sub>QC</sub> [model (1)] can be expressed as the products of the following three equations:

$$\frac{d\left(\Delta V_{th}^{QC}\right)}{dF_{S}}\Big|_{V_{th,CL}} = m \cdot \left(\frac{d\left(E_{0}/q\right)}{dF_{S}} - \frac{kT}{qF_{S}}\right) \\
= \left(1 + \frac{\left(\varepsilon_{ch}/\varepsilon_{ox}\right) \cdot \left(EOT + DS\right)}{W_{dep}}\right) \cdot \left(DS - \frac{kT}{\left(\varepsilon_{ch}/\varepsilon_{ox}\right) \cdot qF_{S}}\right) \cdot \left(\frac{\varepsilon_{ch}}{\varepsilon_{ox}}\right) \\$$
(5-18a)

$$\frac{dF_S}{dN_{ch}}\Big|_{V_{th,CL}} = \left(\varphi_B + \frac{V_{sub}}{2} + \frac{kT}{q}\right) \cdot \sqrt{\frac{q}{\varepsilon_{ch} \cdot N_{ch} \cdot (\varphi_B + V_{sub}/2)}}$$
(5-18b)

$$\frac{dV_{th,CL}}{dN_{ch}} = \frac{kT}{q} \cdot \frac{1}{N_{ch}} + \frac{EOT}{\varepsilon_{ox}} \cdot \left(\varphi_B + \frac{V_{sub}}{2} + \frac{kT}{q}\right) \cdot \sqrt{\frac{q\varepsilon_{ch}}{N_{ch}(\varphi_B + V_{sub}/2)}}$$
(5-18c)

where  $F_S |_{\text{Vth,CL}} = (q \cdot N_{ch} \cdot W_{dep} / \varepsilon_{ch})$  and  $\varphi_B = (kT/q) \cdot \ln(N_{ch}/n_i)$ .

In this study, we also compare the model (1) with a different  $AF_{QC}$  model based on the Takeuchi model [18], [19], in which the  $\sigma V_{th} = B_{VT} \cdot [T_{inv} \cdot (V_{th} + V_0)/(W \cdot L)]^{1/2}$  with  $T_{inv}$  being

the electrical EOT,  $V_0 = -(V_{tb}+2\varphi_B)$ , and  $B_{VT}$  being a constant. Since the AF<sub>QC</sub> can be determined by the ratio  $\sigma V_{th,QC}/\sigma V_{th,CL}$  (for  $\sigma V_{th,CL}$ ,  $T_{inv}$ =EOT and  $V_{th}=V_{th,CL}$ ; for  $\sigma V_{th,QC}$ ,  $T_{inv}$ =EOT+DS and  $V_{th}=V_{th,QC}$ ), the AF<sub>QC</sub> from Takeuchi model is [model (2)]:

$$AF_{QC} = \left(\frac{EOT + DS}{EOT}\right)^{1/2} \cdot \left(\frac{V_{th,QC} + V_0}{V_{th,CL} + V_0}\right)^{1/2}$$
(5-19)

### 5.4.2 Amplification of V<sub>th</sub> Variation for Ge MOSFET with High-k Dielectric

Figure 5-20 shows that with EOT downscaling, both the  $AF_{QC}$  and the  $AF_{QC}$  sensitivity to EOT increase. In addition, as model (1) shows consistent  $AF_{QC}$  with the TCAD simulation, model (2) overestimates the  $AF_{QC}$ , and the discrepancy increases with EOT downscaling. Therefore, model (1) is a more scalable  $AF_{QC}$  model. Figure 5-21 indicates that the  $AF_{QC}$ decreases with increasing temperature, and model (1) shows higher sensitivity to temperature, which is consistent with TCAD simulation. Since the dark space (and hence  $AF_{QC}$ ) depends on the dielectric material (Figure 5-12), Figure 5-22 shows that for a given EOT, the  $AF_{QC}$  for HfO<sub>2</sub> is smaller because of the smaller dark space. Figure 5-23 shows that the  $AF_{QC}$  decreases with reverse substrate bias  $V_{sub}$ , which is consistent with the  $V_{sub}$  dependence of dark space (Figure 5-14).

Figure 5-24 demonstrates that, after multiplied by the AF<sub>QC</sub>, the  $\sigma V_{th,QC}$  due to RDF can be predicted based on the  $\sigma V_{th,CL}$ . The  $\sigma V_{th,CL}$  can be derived either from the atomistic simulation [20], [22] or the analytical model [18], [19]. For example, based on the  $A_{VT,CL}$  (the slope of  $\sigma V_{th,CL}$  for various device geometry in the Pelgrom plot [23]) derived from the atomistic simulation, we can calculate the  $A_{VT,QC}$  by (AF<sub>QC</sub>· $A_{VT,CL}$ ). Figure 5-25 shows that the  $\sigma V_{th,QC}$  predicted by the AF<sub>QC</sub> is consistent with the atomistic simulations that solves the time-consuming exact Schrödinger equation. Therefore, the AF<sub>QC</sub> approach can significantly reduce the computational time for atomistic simulations. More importantly, a scalable  $\sigma V_{th,QC}$  model can be obtained using our closed-form  $AF_{QC}$  combined with the classical Takeuchi model ( $T_{inv}$ =EOT and  $V_{th}$ = $V_{th,CL}$ ):

$$\sigma V_{th,QC} = AF_{QC} \cdot B_{VT} \cdot \sqrt{\frac{EOT \cdot (V_{th,CL} + V_0)}{WL}}$$
(5-20)

As the  $\sigma V_{th,CL}$  depends on EOT with the power equal to 1, Figure 5-26 shows that the power dependence of  $\sigma V_{th,QC}$  on EOT decreases because of the impact of AF<sub>QC</sub>. Moreover, the  $\sigma V_{th,QC}$  predicted by model (2) exhibits a much less sensitivity to EOT scaling because it overestimates the AF<sub>QC</sub> (Figure 5-20). In addition, Figure 5-27(a)-(c) comprehensively compares the sensitivity of the model-predicted  $\sigma V_{th,QC}$  and  $\sigma V_{th,CL}$  due to RDF for Ge MOSFETs. Contrary to the classical model, Figure 5-28(a) and (b) show that our model can predict the discrepancy of  $\sigma V_{th}$  for various surface orientations and gate dielectric materials, respectively.

Since the dopant position fluctuation is not considered in the classical Takeuchi model [18], only the dopant number fluctuation is included in Equation (5-20). For heavily-doped bulk MOSFETs, the dopant number fluctuation may dominate the overall RDF because the amount of dopants in the channel is quite high (e.g., ~80 dopants in a volume =  $(25nm)^3$  channel with N<sub>ch</sub> =  $5 \times 10^{18}$  cm<sup>-3</sup>).

### **5.5 Summary**

In this chapter, we have provided closed-form models of "dark space" and ground-state eigen-energy for Ge MOSFETs with high-k gate dielectric. These models show accurate dependences on barrier height, surface electric field, and quantization effective mass of channel and gate dielectric. Our models predict that as the dark space decreases with reverse substrate bias and increasing channel doping, the quantum-confinement induced  $V_{th}$  shift shows the opposite dependences with substrate bias and channel doping. Our model can also

be used for devices with the steep retrograde doping profile. This physically accurate dark space model will be crucial to the prediction of the subthreshold swing and quantum-confinement induced  $V_{th}$  shift of advanced Ge devices.

Using the closed-form dark space model, we have provided a closed-form model for the quantum-confinement induced amplification factor  $(AF_{QC})$  in  $\sigma V_{th}$  due to random dopant fluctuation. Therefore, a scalable quantum-mechanical  $\sigma V_{th}$  model can be obtained through the classical model multiplied by  $AF_{QC}$ . Using our model, various factors (e.g., EOT, temperature, etc.) that may modulate/reduce the impact of RDF on Ge MOSFETs can be accurately assessed.



### References

[1] S. Takagi, T. Irisawa, T. Tezuka, T. Numata, S. Nakyharai, N. Hirashita, Y. Moriyama, K. Usuda, E. Toyoda, S. Dissanayake, M. Shichijo, R. Nakane, S. Sugahara, M. Takenaka, and N. Sugiyama, "Carrier-Transport-Enhanced Channel CMOS for Improved Power Consumption and Performance," *IEEE Trans. Electron Devices*, vol. 55, pp. 21–39, Jan. 2008.

[2] T. Skotnicki, C. Fenoulillet-Beranger, C. Gallon, F. Boeuf, S. Monfray, F. Payet, A. Pouydebasque, M. Szczap, A. Farcy, F. Arnaud, S. Clerc, M. Sellier, A. Cathignol, J.-P. Schoellkopf, E. Perea, R. Ferrant, and H. Mingam, "Innovative Materials, Devices, and CMOS Technologies for Low-Power Mobile Multimedia," *IEEE Trans. Electron Devices*, vol. 55, pp. 96–130, Jan. 2008.

[3] T. Skotnicki and F. Boeuf, "How Can High Mobility Channel Material Boost or Degrade Performance in Advanced CMOS", in *Symp. VLSI Tech. Dig.*, 2010, pp. 153–154.

[4] Y.-S. Wu and P. Su, "Detailed Study of "Dark Space" and Electrostatic Integrity for Ge MOSFETs with High-k Dielectric Using Analytical Solution of Schrödinger Equation," in *Proc. Silicon Nanoelectronics Workshop*, 2011, pp. 9-10.

[5] F. Stern, "Self-Consistent Results for n-Type Si Inversion Layers," *Phy. Rev. B*, vol. 5, no.12, pp. 4891-4899, 1972.

[6] Y.-S. Wu and P. Su, "A Closed-Form Quantum "Dark Space" Model for Predicting the Electrostatic Integrity of Germanium MOSFETs with High-k Gate Dielectric," *IEEE Trans. Electron Device* (accepted).

[7] D. J. Frank, Y. Taur, M. Ieong, and H. P. Wong, "Monte Carlo Modeling of Threshold Variation Due to Dopant Fluctuations," in *VLSI Symp. Tech. Dig.*, 1999, pp. 169-170.

[8] A. Asenov and S. Saina, "Suppression of Random Dopant-Induced Threshold Voltage Fluctuations in Sub-0.1- $\mu$ m MOSFET's with Epitaxial and  $\delta$ -Doped Channels," *IEEE Trans. Electron Devices*, vol. 46, pp. 1718–1724, Aug. 1999.

[9] ATLAS User's Manual, SILVACO, Santa Clara, CA, 2008.

[10] Y.-C. Yeo, T.-J. King, and C. Hu, "Direct Tunneling Leakage Current and Scalability of Alternative Gate Dielectrics," *Applied Physics Letters*, vol. 81, no. 11, pp. 2091-2093, Sept. 2002.

[11] F. Li, S. Mudanai, L. F. Register, and S. K. Banerjee, "A Physically Based Compact Gate
C-V Model for Ultrathin (EOT~1nm and Below) Gate Dielectric MOS Devices," *IEEE Trans. Electron Devices*, vol. 52, pp. 1148–1158, Jun. 2005.

[12] M. Shams, K. M. Habib, Q. Khosru, A. Zainuddin, and A. Hanque, "On the Physically Based Compact Gate C-V Model for Ultrathin Gate Dielectric MOS Devices Using the Modified Airy Function Approximation," *IEEE Trans. Electron Devices*, vol. 54, pp. 2566–2569, Sept. 2007.

[13] R. Shankar, Principles of Quantum Mechanics. New York: Plenum, 1994.

[14] Y. Taur and T. H. Ning, *Fundamentals of Modern VLSI Devices*. Cambridge, U. K.:
 Cambridge Univ. Press, 1998.

[15] Y.-C. Yeo, T.-J. King, and C. Hu, "Direct Tunneling Leakage Current and Scalability of Alternative Gate Dielectrics," *Applied Physics Letters*, vol. 81, no. 11, pp. 2091-2093, Sept. 2002.

[16] F. Stern and W. E. Howard, "Properties of Semiconductor Surface Inversion Layers in the Electric Quantum Limit," *Phys. Rev.*, vol. 163, pp. 816-835, 1967.

[17] A. Pouydebasque, C. Charbuillet, R. Gwoziecki, and T. Skotnicki, "Refinement of the Subthreshold Slope Modeling for Advanced Bulk CMOS Devices," *IEEE Trans. Electron Devices*, vol. 54, no. 10, pp. 2723-2729, Oct. 2007.

[18] K. Takeuchi, T. Fukai, T. Tsunomura, A. T. Putra, A. Nishida, S. Kamohara, and T. Hiramoto, "Understanding Random Threshold Voltage Fluctuation by Comparing Multiple Fabs and Technologies," in *Proc. IEDM Tech. Dig.*, 2007, pp. 467-470.

[19] K. Takeuchi, T. Tatsumi, and A. Furukawa, "Channel Engineering for the Reduction of Random-Dopant-Placement-Induced Threshold Voltage Fluctuation," in *Proc. IEDM Tech. Dig.*, 1997, pp. 841-844.

[20] N. Sano, K. Matsuzawa, M. Mukai, and N. Nakayama, "Role of Long-Range and Short-Range Coulomb Potentials in Threshold Characteristics under Discrete Dopants in Sub-0.1 μm Si-MOSFETs", in *Proc. IEDM Tech. Dig.*, 2000, pp. 275-278.

[21] Sentaurus TCAD, D2010-03 Manual, Sentaurus Device, 2010.

[22] A. Asenov, G. Slavcheva, A. R. Brown, J. H. Davis, and S. Saini, "Increase in the Random Dopant Induced Threshold Fluctuations and Lowering in Sub-100 nm MOSFETs Due to Quantum Effects: A 3-D Density-Gradient Simulation Study," *IEEE Trans. Electron Devices*, vol. 48, pp. 722–729, Apr. 2001.

[23] M. J. M. Pelgrom, H. P. Tuinhout, and M. Vertregt, "Transistor Matching in Analog CMOS Applications," in *Proc. IEDM Tech. Dig.*, 1998, pp. 915-918.



Figure 5-1  $E_{\rm C}$  and the first three subband eigen-energies for Ge-(100) NFET with steep retrograde doping profile. The eigen-energies with and without considering the WP effect are compared with the numerical simulation. (Inset) The steep retrograde doping profile used in this study.



calculated with and without WP. (b) Comparison of barrier height dependences of  $E_0$  of Ge-(100) surface calculated with and without WP.



Figure 5-3 Wavefunction spread of the first two subbands for Ge-(100) surface calculated with and without WP verified with numerical simulations.



WP. The  $\phi_b$  and  $m_{di}$  used for HfO<sub>2</sub> in this study are 0.9eV and 0.2 $m_0$  [15], respectively.



Figure 5-5 Comparison of the two expressions of carrier layer thickness  $(X_0)$  due to the QC

effect. The  $X_0$  from numerical simulation is calculated by  $\int x \cdot \Psi_0^2(x) dx / (\int \Psi_0^2(x) dx)$ .



Figure 5-6 Flowchart demonstrating the derivation of the closed-form model for dark space considering the parabolic well and the wavefunction penetration effect.



Figure 5-7 Barrier height dependences of  $E_0$  for Si-(100) and Ge-(100) surfaces with and

without considering the wavefunction penetration (WP) effect.



Figure 5-8  $E_0$  dependence on surface electric field for Ge-(100) device with high-k dielectric. It

can be seen that the wavefunction penetration (WP) and parabolic well reduce the  $E_0$ .



Figure 5-9 (a) Comparison of  $X_0$  for Si-(100) and Ge-(100) surfaces with and without considering the WP effect. The  $\phi_b$  and  $m_{di}$  used for HfO<sub>2</sub> are 0.9eV and 0.2 $m_0$  [15], respectively. (b) The DS is directly derived by the results from (a) divided by ( $\varepsilon_{ch} / \varepsilon_{ox}$ ).



Figure 5-10 Impact of channel quantization effective mass and surface orientation on the DS of Si and Ge devices. The curve for Ge is below that of Si because of the higher ( $\varepsilon_{ch} / \varepsilon_{ox}$ ) ratio for Ge. For Ge NFET, the  $m_{ch}$  for (100), (110), and (111) surfaces are  $0.12m_0$ ,  $0.223m_0$ , and  $1.59m_0$ , respectively [16]. For Si NFET, the  $m_{ch}$  for (100), (110), and (111) surfaces are  $0.916m_0$ ,  $0.316m_0$ , and  $0.26m_0$ , respectively [16].



Figure 5-11 (a) Impact of channel quantization effective mass and surface orientation on the  $E_0$ at the onset of threshold for Si and Ge devices. The curve for Ge is below that of Si because of the larger permittivity and hence smaller  $F_s$  at onset of threshold for Ge. (b) Comparison of  $\Delta V_{th}^{QC}$  for Si and Ge devices with various surface orientations.



Figure 5-12 Impact of gate-dielectric material on the (a) DS and (b)  $E_0$  of the Ge-(100) device. The  $\phi_b$  used for La<sub>2</sub>O<sub>3</sub> and Al<sub>2</sub>O<sub>3</sub> are 2.1eV and 2.6eV, respectively. The  $m_{di}$  used for La<sub>2</sub>O<sub>3</sub> and Al<sub>2</sub>O<sub>3</sub> are 0.25 $m_0$  and 0.35 $m_0$ , respectively [15].



Figure 5-13 (a) Channel doping dependences of DS for Si-(100) and Ge-(100) surfaces. (b) Channel doping dependence of  $\Delta V_{th}^{QC}$  for uniformly-doped Ge-(100) device with EOT = 0.5nm and 1nm.





Figure 5-14 Substrate bias dependences of (a) DS and (b)  $\Delta V_{th}^{QC}$  for Ge NFET with various surface orientations.





Figure 5-15 Comparison of (a) DS and (b)  $\Delta V_{th}^{QC}$  for the steep retrograde doping profile with various intrinsic region depth  $x_s$  and the uniform doping profile.





Figure 5-16 (a) Comparison of the long-channel SS for Ge-NFET and Si-NFET with various orientations. (b) Comparison of the short-channel (L<sub>eff</sub>=25nm) SS for Ge-NFET and Si-NFET with various orientations.


Figure 5-17 RDF-induced spatial fluctuations in  $E_{\rm C}$  and ground-state eigen-energy. The atomistic RDF simulation is performed by considering the long-range part of the atomistic Coulomb potential for each randomly-placed impurity charge [20]. The quantum-confinement (QC) effect is simulated by solving the exact 1-D Schrödinger equation [21].



Figure 5-18 The  $V_{th,QC}$  dispersion is closely related to the  $V_{th,CL}$  dispersion. It can be seen that the slope  $dV_{th,QC}/dV_{th,CL}$  is not sensitive to the inverse of the screening length (k<sub>c</sub>) used in the long-range RDF simulation [20].





Figure 5-20 As compared with model (2), our model shows more accurate EOT dependence in

AF<sub>QC</sub>.





Figure 5-22 The dark space and hence AF<sub>oc</sub> depend on the dielectric material because of the wavefunction penetration effect.



Figure 5-23 The substrate bias dependence of the AFoc is consistent with the dark space [Figure

5-14(a)].





Figure 5-25 The  $AF_{QC}$  approach can predict the  $A_{VT}$  considering the QC effect through the

classical  $A_{\rm VT}$  ( $A_{\rm VT,CL}$ ).





Figure 5-27 Sensitivity of  $\sigma V_{th}$  to (a) temperature, (b) channel doping, and (c) substrate bias.





Figure 5-28 Because of the dark space due to QC effect, the  $\sigma V_{th,QC}$  depends on the surface orientation and gate dielectric material.

## Chapter 6 Switching Time Variations for FinFET and Bulk MOSFETs

#### **6.1 Introduction**

With MOSFET scaling, the impact of random dopant fluctuation (RDF) and line edge roughness (LER) on the threshold voltage ( $V_{th}$ ) variation of nanoscale transistors is growing and being extensively examined [1]-[3]. For example, Asenov *et al.* [2] has shown that as gate dimensions for bulk MOSFETs are reduced, the  $V_{th}$  fluctuations increase and are comparable in magnitude to those caused by RDF. Roy et al. [3] has concluded that the  $V_{th}$  variation due to RDF would dominate the behavior of the bulk MOSFETs if the LER can meet the prescription of the International Technology Roadmap for Semiconductor (ITRS) [4].

Due to its better gate control, FinFET structure is an important candidate for CMOS scaling. The channel doping of FinFET can be reduced because the short channel effect can be suppressed by the geometry control. The channel RDF in FinFET is not as significant as that in bulk MOSFETs because the lightly doped channel is usually used in FinFET. Thus, the geometry variation becomes the main variation source for FinFET. Brown *et al.* [5] has concluded that LER is the major contributor to parameter fluctuations in sub-10nm FinFET. Baravelli *et al.* [6] has investigated the gate-LER and fin-LER for FinFET. They have demonstrated that for lightly doped FinFET, the V<sub>th</sub> variation due to fin-LER is larger than that due to gate-LER.

For logic circuits, however, the variation of signal switching time (ST) due to RDF and LER is particularly important. Whether there is any gap between  $V_{th}$  and switching time variations merits investigation. The switching time variations for bulk MOSFETs have been investigated using the mixed-mode transient simulation [7], [8]. These studies all

demonstrated that the drive current variation caused by RDF results in the intrinsic switching speed variation for bulk MOSFETs. However, how the geometry variation such as LER affects the switching time variation of FinFET has not been reported. Specifically, the impacts of gate-LER and fin-LER on the switching time variations of lightly-doped FinFET are crucial to the logic circuit using FinFET structures. In this chapter, we investigate the switching time variation for bulk MOSFETs [9] and FinFET [10] using the approach of effective drive current in CMOS inverters [11].

## 6.2 Switching Time Variation Decoupling Using the Effective Drive Current Approach

We decouple the switching time (ST) variation into transition charge ( $\Delta Q$ ) variation and effective drive current (I<sub>eff</sub>) variation. The ST can be defined as  $\Delta Q / I_{eff}$  [12], where  $\Delta Q$  is the transition charge between logic "ON" and "OFF" states. The  $\Delta Q$  for an NFET can be calculated by Q<sub>n</sub> (V<sub>GS</sub> = V<sub>DD</sub>, V<sub>DS</sub> = 0 V) – Q<sub>n</sub> (V<sub>GS</sub> = 0V, V<sub>DS</sub> = V<sub>DD</sub>) [12]. The I<sub>eff</sub> for an NFET can be approximated as [I<sub>DS</sub> (V<sub>GS</sub> = V<sub>DD</sub>, V<sub>DS</sub> = 0.5V<sub>DD</sub>) + I<sub>DS</sub> (V<sub>GS</sub> = 0.5V<sub>DD</sub>, V<sub>DS</sub> = V<sub>DD</sub>)] / 2 [11]. Therefore, in contrast to the time-consuming mixed-mode transient simulation [7], [8], only DC simulation for a single device is needed to derive  $\Delta Q$  and I<sub>eff</sub>. More importantly, the effective drive current approach may provide physical insights in the assessment of switching time variations.

Since ST =  $\Delta Q / I_{eff}$ , the ST fluctuation stems from the fluctuations of  $\Delta Q$  and  $I_{eff}$ .

$$ST + \delta ST = \frac{\Delta Q + \delta \Delta Q}{I_{eff} + \delta I_{eff}} \cong \frac{\Delta Q}{I_{eff}} \cdot \left(1 + \frac{\delta \Delta Q}{\Delta Q}\right) \cdot \left(1 - \frac{\delta I_{eff}}{I_{eff}}\right) \cong ST \cdot \left(1 + \frac{\delta \Delta Q}{\Delta Q} - \frac{\delta I_{eff}}{I_{eff}}\right)$$
(6-1)

where the fluctuation  $\delta$  is small as compared with its nominal value. Therefore,

$$\frac{\delta ST}{ST} \cong \frac{\delta \Delta Q}{\Delta Q} - \frac{\delta I_{eff}}{I_{eff}}$$
(6-2)

We assume that the devices with  $1\sigma$  value of ST ( $\mu$ ST +  $\sigma$ ST) are just the same devices that correspond to  $1\sigma$  values of  $\Delta Q$  ( $\mu\Delta Q + \sigma\Delta Q$ ) and  $I_{eff}$  ( $\mu I_{eff} + \sigma I_{eff}$ ), where  $\mu$  and  $\sigma$  are the mean and the standard deviation of the parameter, respectively. Similarly, the devices with the  $\mu$ value of ST also correspond to the  $\mu$  values of  $\Delta Q$  and  $I_{eff}$ . The normalized standard deviation of ST ( $\sigma$ ST /  $\mu$ ST) can thus be approximated as  $\sigma$ ST/ $\mu$ ST  $\cong \sigma\Delta Q/\mu\Delta Q - \sigma I_{eff}/\mu I_{eff}$ . It should be noted that the standard deviations ( $\sigma$ ST,  $\sigma\Delta Q$  and  $\sigma I_{eff}$ ) are considered as signed numbers, which means they can be either positive or negative values. Practically, the standard deviations derived from the statistical experiments are always positive. Therefore, we take the absolute value:

$$\left|\frac{\sigma ST}{\mu ST}\right| \cong \left|\frac{\sigma \Delta Q}{\mu \Delta Q} - \frac{\sigma I_{eff}}{\mu I_{eff}}\right| = \left|\frac{\sigma I_{eff}}{\mu I_{eff}} - \frac{\sigma \Delta Q}{\mu \Delta Q}\right|$$
(6-3)

The right-hand-side (RHS) of Equation (6-3) equals to  $|\sigma I_{eff} / \mu I_{eff}| - |\sigma \Delta Q / \mu \Delta Q|$  if the  $\sigma \Delta Q$ and  $\sigma I_{eff}$  have the same sign (i.e.,  $\Delta Q$  and  $I_{eff}$  are positively correlated). On the contrary, the RHS of Equation (6-3) equals to  $|\sigma I_{eff} / \mu I_{eff}| + |\sigma \Delta Q / \mu \Delta Q|$  if the  $\sigma \Delta Q$  and  $\sigma I_{eff}$  have the opposite sign (i.e.,  $\Delta Q$  and  $I_{eff}$  are negatively correlated).

#### 6.3 Switching Time Variations for Bulk MOSFET

The device parameters of bulk MOSFETs used in the simulation is effective gate length  $(L_{eff}) = 25$ nm, channel width (W) = 25nm, oxide thickness  $(t_{ox}) = 0.8$ nm, source/drain junction depth  $(X_j) = 12.5$ nm, channel doping  $(N_{ch}) = 4.8 \times 10^{18}$  cm<sup>-3</sup>, and supply voltage  $(V_{DD}) = 0.8$ V. To assess the RDF in bulk MOSFETs, we have carried out the atomistic device simulation using the Monte Carlo approach to generate the dopants in the channel [1]. To avoid the charge trapping in the sharp Coulomb potential well and hence the mesh size dependences of the simulation results, we have employed the density gradient method in our atomistic simulation [3]. The boundary condition at the Si/SiO<sub>2</sub> interface for the density gradient

method is that the carrier density changes continuously across the interface, i.e., the continuity of the wavefunctions across the interface [13]. Figure 6-1(a) shows one of the 150 samples in our atomistic simulation. To assess the LER, the line edge patterns were derived using the Fourier synthesis approach similar to the one in [2], and then the Monte Carlo simulation was performed. The parameters used in the LER simulation is the root-mean-square (rms) amplitude  $\Delta = 1$ nm [4] and the correlation length  $\Lambda = 30$ nm. Figure 6-1(b) shows one of the 150 samples in our simulation. In this study, we use the drift-diffusion equation as the transport model. Velocity saturation model is used to assess the on-current under the high drain field.

Figure 6-2(a) compares the saturation threshold voltage ( $V_{th,sat}$ ) distributions due to RDF and LER for bulk MOSFETs. Figure 6-2(b) compares the ST distributions due to RDF and LER. It can be seen that the standard deviation of  $V_{th,sat}$  ( $\sigma V_{th,sat}$ ) due to RDF is larger than that due to LER. Nevertheless, Figure 6-2(b) shows that the standard deviation of ST ( $\sigma$ ST) due to LER is comparable with that due to RDF. In other words, the relative importance of LER for ST variation increases as compared with that for  $V_{th,sat}$  variation. This can be explained by Figure 6-3, which shows the  $|\sigma$ ST/ $\mu$ ST|,  $|\sigma\Delta Q/\mu\Delta Q|$ , and  $|\sigma I_{eff}/\mu I_{eff}|$  caused by RDF and LER. It can be seen that the  $|\sigma$ ST/ $\mu$ ST| due to RDF is roughly equal to  $|\sigma I_{eff}/\mu I_{eff}| - |\sigma\Delta Q/\mu\Delta Q|$ .

The results in Figure 6-3 can be explained as follows. The impact of RDF on MOSFETs stems from the variation of the effective channel doping (N<sub>ch,eff</sub>). For devices with smaller N<sub>ch,eff</sub>, the V<sub>th</sub> is smaller and hence I<sub>eff</sub> and  $\Delta Q$  are larger because they are roughly proportional to (V<sub>GS</sub>-V<sub>th</sub>). Thus, I<sub>eff</sub> and  $\Delta Q$  are positively correlated [Figure 6-4(a)] and | $\sigma$ ST /  $\mu$ ST| is roughly equal to  $|\sigma I_{eff}/\mu I_{eff}| - |\sigma \Delta Q/\mu \Delta Q|$  because the quantities of  $\sigma \Delta Q$  and  $\sigma I_{eff}$  have the same sign. In other words, the impacts of RDF on  $\Delta Q$  and  $I_{eff}$  are mutually canceled and

 $|\sigma ST / \mu ST|$  is reduced.

The impact of LER on MOSFETs results from the variation of the effective channel length (L<sub>eff</sub>). For devices with shorter L<sub>eff</sub>, the V<sub>th</sub> is smaller because of the short channel effect and hence the I<sub>eff</sub> is larger. As for  $\Delta Q$ , devices with shorter L<sub>eff</sub> possess smaller  $\Delta Q$ because  $\Delta Q$  is proportional to the gate area (W × L<sub>eff</sub>). Thus, I<sub>eff</sub> and  $\Delta Q$  are negatively correlated [Figure 6-4(b)]. Therefore,  $|\sigma ST / \mu ST|$  is roughly equal to  $|\sigma \Delta Q / \mu \Delta Q| + |\sigma I_{eff} / \mu I_{eff}|$  because the quantities of  $\sigma \Delta Q$  and  $\sigma I_{eff}$  have the opposite sign. In other words, the  $|\sigma ST / \mu ST|$  is larger than either  $|\sigma \Delta Q / \mu \Delta Q|$  or  $|\sigma I_{eff} / \mu I_{eff}|$ .

#### 6.4 Switching Time Variations for FinFET

The device parameters of FinFET used in the simulation is  $L_{eff} = 25$ nm, fin-width ( $W_{fin}$ ) = 15nm, fin-height ( $H_{fin}$ ) = 30nm,  $t_{ox} = 0.8$ nm, channel doping ( $N_{ch}$ ) = 1×10<sup>15</sup> cm<sup>-3</sup>, and  $V_{DD}$  = 0.8V. The impact of RDF in the channel is not significant to FinFET with undoped channel. Due to the vertical channel configuration, the LER due to fin patterning for FinFET structure includes gate-LER and fin-LER [6]. The parameters used for the fin-LER and gate-LER simulations are the  $\Delta = 1.5$ nm [6] and the  $\Lambda = 20$ nm [2]. Figure 6-5(a) shows the nominal FinFET structure with aspect ratio = 2. Figure 6-5(b) and 6-5(c) show one of the samples in gate-LER and fin-LER simulations, respectively. We use the drift-diffusion equation as the transport model. Velocity saturation model is used to assess the on-current under the high drain field.

Figure 6-6(a) compares the impacts of gate-LER and fin-LER on  $V_{th,sat}$  variations of FinFET. It can be seen that the standard deviation of  $V_{th,sat}$  ( $\sigma V_{th,sat}$ ) due to fin-LER is larger than that due to gate-LER. This comparison result for  $V_{th,sat}$  variation in FinFET is consistent with [6]. Nevertheless, Figure 6-6(b) shows that the standard deviation of ST ( $\sigma$ ST) due to gate-LER is larger than that due to fin-LER. In other words, the relative importance of

gate-LER for switching time variation is larger as compared with that for  $V_{th,sat}$  variation (Figure 6-7). Figure 6-8 shows the  $|\sigma ST / \mu ST|$ ,  $|\sigma I_{eff} / \mu I_{eff}|$ , and  $|\sigma \Delta Q / \mu \Delta Q|$  caused by gate-LER and fin-LER. The  $|\sigma ST / \mu ST|$  due to gate-LER is roughly equal to the  $|\sigma I_{eff} / \mu I_{eff}| + |\sigma \Delta Q / \mu \Delta Q|$ . However, the  $|\sigma ST / \mu ST|$  due to fin-LER is roughly equal to  $|\sigma I_{eff} / \mu I_{eff}| - |\sigma \Delta Q / \mu \Delta Q|$ . Thus, the different trend of gate-LER and fin-LER can be explained by the opposite correlation of  $I_{eff}$  and  $\Delta Q$  for gate-LER and fin-LER.

The impact of gate-LER on FinFET results from the variation of the effective channel length (L<sub>eff</sub>). For devices with shorter L<sub>eff</sub>, the V<sub>th</sub> is smaller because of the short channel effect and hence the I<sub>eff</sub> is larger. As for  $\Delta Q$ , devices with shorter L<sub>eff</sub> possess smaller  $\Delta Q$ because  $\Delta Q$  is proportional to the gate area (W<sub>total</sub> × L<sub>eff</sub> with W<sub>total</sub> the total effective width for FinFET). Thus, I<sub>eff</sub> and  $\Delta Q$  are negatively correlated as shown in Figure 6-9(a). Therefore,  $|\sigma ST / \mu ST|$  is roughly equal to the sum of  $|\sigma I_{eff} / \mu I_{eff}|$  and  $|\sigma \Delta Q / \mu \Delta Q|$ . In other words, the  $|\sigma ST / \mu ST|$  is larger than either  $|\sigma I_{eff} / \mu I_{eff}|$  or  $|\sigma \Delta Q / \mu \Delta Q|$ .

The impact of fin-LER on FinFET stems from the variation of the effective fin width ( $W_{fin}$ ). For lightly-doped devices with smaller  $W_{fin}$ , the  $V_{th}$  is larger because of the suppression of short channel effects [14] and hence the  $I_{eff}$  is smaller. As for  $\Delta Q$ , devices with smaller  $W_{fin}$  possess smaller  $\Delta Q$  because  $\Delta Q$  is proportional to the gate area. Thus, the  $I_{eff}$  and  $\Delta Q$  are positively correlated as shown in Figure 6-9(b). Therefore,  $|\sigma ST / \mu ST|$  is roughly equal to the difference between  $|\sigma I_{eff} / \mu I_{eff}|$  and  $|\sigma \Delta Q / \mu \Delta Q|$ . In other words, the impacts of fin-LER on  $I_{eff}$  and  $\Delta Q$  are mutually canceled and  $|\sigma ST / \mu ST|$  is reduced.

In the derivation of Equation (6-3), we have assumed that devices with  $1\sigma$  (or  $\mu$ ) value of ST are those correspond to  $1\sigma$  (or  $\mu$ ) value of  $\Delta Q$  and  $I_{eff}$ . However, if the distributions of  $I_{eff}$  and  $\Delta Q$  are not highly correlated (i.e., the correlation coefficient is not close to +1 or -1), some error may be introduced in (4). It can be seen in Figure 6-9 that the correlation coefficients between  $I_{eff}$  and  $\Delta Q$  due to gate-LER (-0.44) and fin-LER (0.82) are not very

close to ±1. Therefore, in Figure 6-8, the  $|\sigma ST / \mu ST|$  is not exactly equal to the sum or the difference of  $|\sigma I_{eff} / \mu I_{eff}|$  and  $|\sigma \Delta Q / \mu \Delta Q|$ . Although Equation (6-3) is not quantitatively very accurate in Figure 6-8, it can still provide simple and physical relationship between the ST variation and the I<sub>eff</sub> and  $\Delta Q$  variations.

### 6.5 Summary

In this chapter, we investigate the impact of RDF and LER on the switching time variations of bulk MOSFETs and FinFET using the effective drive current approach that decouples the switching time variation into  $\Delta Q$  and I<sub>eff</sub> variations. Our results indicate that for bulk MOSFETs, although the RDF has been recognized as the main variation source to V<sub>th</sub> variation, the relative importance of LER increases as the switching time variation is considered. This is because I<sub>eff</sub> and  $\Delta Q$  variations due to RDF are mutually canceled and the switching time variation caused by RDF is reduced, while I<sub>eff</sub> and  $\Delta Q$  variations due to LER increases the switching time variation caused by RDF is reduced, while I<sub>eff</sub> and  $\Delta Q$  variations due to LER increases the switching time variation caused by LER. As for lightly-doped FinFET, although the impact of fin-LER is more crucial to V<sub>th</sub> variation, the relative importance of gate-LER increases as the switching time variation is considered.

#### References

[1] D. J. Frank, Y. Taur, M. Ieong, and H. P. Wong, "Monte Carlo Modeling of Threshold Variation Due to Dopant Fluctuations," in *Symp. VLSI Tech. Dig.*, pp. 169-170, 1999.

[2] A. Asenov, S. Kaya, and A. R. Brown, "Intrinsic Parameter Fluctuation in Decananometer MOSFETs Introduced by Gate Line Edge Roughness," *IEEE Trans. Electron Devices*, vol. 50, no. 5, pp. 1254-1260, May 2003.

[3] G. Roy, A. R. Brown, F. A. Lema S. Roy, and A. Asenov, "Simulation Study of Individual and Combined Sources of Intrinsic Parameter Fluctuations in Conventional Nano-MOSFETs," *IEEE Trans. Electron Devices*, vol. 53, no. 12, pp. 3063-3070, Dec. 2006.

[4] International technology roadmap for semiconductors [Online]. Available: http://www.itrs.net/.

[5] A. R. Brown, A. Asenove, and J. Watling, "Intrinsic Fluctuations in Sub 10-nm Double-Gate MOSFETs Introduced by Discreteness of Charge and Matter," *IEEE Trans. Nanotechnology*, vol. 1, no. 4, pp. 195-200, Dec. 2002.

[6] E. Baravelli, A. Dixit, R. Rooyackers, M. Jurczak, N. Speciale, and K. D. Meyer, "Impact of Line-Edge Roughness on FinFET Matching Performance," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2466-2474, Sept. 2007.

[7] S. Toriyama, K. Matsuzawa, and N. Sano, "Impact of Random Dopant Fluctuation on Transient Characteristics in CMOS Inverters: A Device Simulation Study," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2008, pp. 892-893.

[8] Y. Li, C. -H. Huang, T. -C. Yeh, H. -W. Cheng, and T. -Y. Li, "Discrete Dopant Fluctuated Transient Behavior in 16-nm-Gate CMOS," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2008, pp. 894-895.

[9] Y.-S. Wu, M.-L. Fan, and P. Su, "Investigation of Switching-Time Variations for Nanoscale MOSFET Using the Effective-Drive-Current Approach," *IEEE Electron Device* 

Letters, vol. 31, no. 2, pp. 162-164, Feb. 2010.

[10] Y.-S Wu, M.-L. Fan, and P. Su, "Investigation of Switching Time Variations for FinFET and Bulk MOSFETs Using the Effective Drive Current Approach," in *Proc. Silicon Nanoelectronics Workshop*, 2009, Workshop Abs., pp. 15-16.

[11] M. H. Na, E. J. Nowak, W. Haensch, and J. Cai, "The Effective Drive Current in CMOS Inverters," in *IEDM Tech. Dig.*, 2002, pp. 121-124.

[12] S. E. Laux, "A Simulation Study of the Switching Times of 22- and 17-nm Gate-Length SOI nFETs on High Mobility Substrates and Si," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2304-2320, Sept. 2007.

[13] A. Wettstein, O. Penzin, and E. Lyumkis, "Integration of the Density Gradient Model into a General Purpose Device Simulator," *VLSI Design*, vol. 15, pp. 751-759, 2002.

[14] Y. -S. Wu and P. Su, "Sensitivity of Multigate MOSFETs to Process Variations– An Assessment Based on Analytical Solutions of 3-D Poisson's Equation," *IEEE Trans. Nanotechnology*, vol. 7, no. 3, pp. 299-304, May 2008.



Figure 6-1 The simulated bulk MOSFETs in this study. (a) One of the samples with RDF and (b) one of the samples with LER.





Figure 6-2 (a)  $V_{th,sat}$  distribution of 150 samples due to RDF and LER. (b) ST distribution of 150 samples due to RDF and LER.



Figure 6-3 The normalized standard deviations of ST,  $I_{eff}$  and  $\Delta Q$  due to RDF and LER.



Figure 6-4 The correlations of  $I_{eff}$  distribution and  $\Delta Q$  distribution for MOSFETs with (a) RDF and (b) LER.





Figure 6-5 (a) The nominal FinFET structure with aspect ratio = 2. (b) One of the samples with gate-LER. (c) One of the samples with fin-LER.





Figure 6-6 (a) Comparison of the standard deviations of  $V_{th,sat}$  due to gate- and fin-LER in FinFET. (b) Comparison of the standard deviations of ST due to gate- and fin-LER in FinFET.





Figure 6-7 The relative importance of  $V_{th,sat}$  and ST variation caused by gate-LER for FinFET. Assume that gate-LER and fin-LER are independent variation sources.





Figure 6-8 The normalized standard deviations of ST,  $I_{eff}$  and  $\Delta Q$  due to gate-LER and fin-LER in FinFET.



Figure 6-9 The correlations of  $I_{eff}$  distribution and  $\Delta Q$  distribution for FinFET with (a) gate-LER and (b) fin-LER.



# Chapter 7 Conclusion

With MOSFET scaling, the impacts of process variations and random dopant fluctuation are main chanllenges for nano-CMOS device design. Based on the analytical solutions of Poisson and Schrödinger equation, we have established a theoretical framework to investigate the device scalability and sensitivity to process variations by tackling the electrostatic integrity and the impacts of quantum-confinement effect. This theoretical framework includes advanced device structures such as multi-gate, and GAA and UTB devices, and can be applied to devices with high mobility channel materials.

From the prospective of electrostatic integrity, we have compared the sensitivity of  $V_{th}$  to process variations for multi-gate devices with various aspect ratio (AR) and GAA device using analytical solutions of 3-D Poisson's equation [1], [2]. Our study indicates that lightly doped GAA device shows the smallest  $V_{th}$  variation caused by process variation and dopant number fluctuation. For heavily doped devices, dopant number fluctuation may dominate the overall  $V_{th}$  variation. The  $V_{th}$  dispersion of GAA device may therefore be larger than that of multi-gate MOSFETs because of its larger surface-to-volume ratio. We have also analyzed the impact of AR on the  $V_{th}$  dispersion due to dopant number fluctuation for multi-gate MOSFETs [3]. For heavily doped channel, Quasi-planar device shows smaller  $V_{th}$  dispersion because of its larger channel volume. The  $V_{th}$  dispersion due to random dopant fluctuation may still be significant in the lightly doped channel, especially for Tri-gate and Quasi-planar devices because of the larger  $V_{th}$  sensitivity to the channel doping.

Using the derived analytical solutions of Schrödinger equation for short-channel devices, we have investigated the impact of quantum-confinement effect on the sensitivity of  $V_{th}$  to process variations [4], [5]. Our theoretical models consider the parabolic potential well due to

short-channel effects and therefore can be used to assess the quantum-confinement effect in short-channel devices [4], [6]. Our study indicates that, for ultra-scaled FinFET and GAA devices, the importance of channel thickness variation increases due to the quantum-confinement effect. For FinFET, the Si-(100) and Ge-(111) surfaces show lower  $V_{th}$  sensitivity to the t<sub>ch</sub> variation as compared with other orientations. On the contrary, the quantum-confinement effect reduces the  $V_{th}$  sensitivity to the L<sub>eff</sub> variation, and Si-(111) and Ge-(100) surfaces show lower  $V_{th}$  sensitivity as compared with other orientations. As the  $V_{th}$  sensitivity to t<sub>ch</sub> for short-channel device is determined by the short-channel effect and the quantum-confinement effect, the t<sub>ch</sub> of GAA MOSFETs can be optimized to reduce the  $V_{th}$  variation [6].

Using the derived analytical solutions of Schrödinger equation, we have investigated the impact of quantum-confinement on the short-channel effect of UTB [7] and multi-gate MOSFETs. When the  $t_{ch}$  is smaller than critical thickness, the quantum-confinement effect may decrease the  $V_{th}$  roll-off of GeOI MOSFETs. Thus, Ge devices may exhibit better  $V_{th}$  roll-off than the Si counterpart because of more significant quantum confinement. For multi-gate structure, by exploring the quantum-confinement effect along the  $H_{fin}$  direction, the  $V_{th}$  roll-off of InGaAs devices can be suppressed and become smaller than the Ge counterpart. This 2-D quantum-confinement effect is also crucial to the scalability of multi-gate device. By exploring a wide design space with various AR, our study indicates that for a given subthreshold swing, Tri-gate (AR=1) with significant 2-D confinement effect exhibits better  $V_{th}$  roll-off than FinFET (AR>1).

For planar bulk structure, we have provided closed-form models of quantum "dark space" [8], [9] and ground-state eigen-energy for Ge and Si MOSFETs with high-k gate dielectric. These models show accurate dependences on barrier height, surface electric field, and quantization effective mass of channel and gate dielectric. Our models predict that as the

dark space decreases with reverse substrate bias and increasing channel doping, the quantum-confinement induced V<sub>th</sub> shift shows the opposite dependences with substrate bias and channel doping. Our model can also be used for devices with the steep retrograde doping profile. This physically accurate dark space model will be crucial to the prediction of the subthreshold swing and quantum-confinement induced V<sub>th</sub> shift of advanced Ge devices. Using the closed-form dark space model, we have provided a closed-form model for the quantum-confinement induced amplification factor (AF<sub>QC</sub>) in  $\sigma$ V<sub>th</sub> due to random dopant fluctuation. Therefore, a scalable quantum-mechanical  $\sigma$ V<sub>th</sub> model can be obtained through the classical model multiplied by AF<sub>QC</sub>. Using our model, various factors such as EOT and temperature that may modulate/reduce the impact of RDF on Ge MOSFETs can be accurately assessed.

The impact of RDF and LER on the switching time variations of bulk MOSFETs and FinFET have been assessed using the effective drive current approach that decouples the switching time variation into transition charge ( $\Delta Q$ ) and effective drive current (I<sub>eff</sub>) variations [10], [11]. Our results indicate that for bulk MOSFETs, although the RDF has been recognized as the main variation source to V<sub>th</sub> variation, the relative importance of LER increases as the switching time variation is considered. This is because I<sub>eff</sub> and  $\Delta Q$  variations due to RDF are mutually canceled and the switching time variation caused by RDF is reduced, while I<sub>eff</sub> and  $\Delta Q$  variations due to LER increase the switching time variation caused by LER. As for lightly-doped FinFET, although the impact of fin-LER is more crucial to V<sub>th</sub> variation, the relative importance of gate-LER increases as the switching time variation is considered.

#### References

[1] Y.-S. Wu and P. Su, "Sensitivity of multigate MOSFETs to process variations—An assessment based on analytical solutions of 3-D Poisson's equation," *IEEE Trans. Nanotechnol.*, vol. 7, no. 3, pp. 299–304, May 2008.

[2] Y.-S. Wu and P. Su "Sensitivity of Gate-All-Around Nanowire MOSFETs to Process Variations—A Comparison with Multigate MOSFETs," *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 3042-3047, Nov. 2008.

[3] Y.-S. Wu and P. Su "Investigation of Random Dopant Fluctuation for Multi-Gate Metal-Oxide-Semiconductor Field-Effect Transistors Using Analytical Solutions of Three-Dimensional Poisson's Equation," *Jpn. J. Appl. Phys.*, vol. 47, no. 4, pp. 2097-2102, Apr. 2008.

[4] Y.-S. Wu and P. Su, "Impact of Surface Orientation on the Sensitivity of FinFETs to Process Variations – An Assessment Based on the Analytical Solution of the Schrödinger equation," *IEEE Trans. Electron Devices*, vol. 57, no. 12, pp. 3312-3317, Dec. 2010.

[5] Y.-S. Wu and P. Su, "Analytical Quantum-Confinement Model for Short-Channel Gate-All-Around MOSFETs Under Subthreshold Region," *IEEE Trans. Electron Devices*, vol. 56, no. 11, pp. 2720-2725, Nov. 2009.

[6] Y.-S. Wu and P. Su, "Quantum Confinement Effect in Short-Channel Gate-All-Around MOSFETs and Its Impact on the Sensitivity of Threshold Voltage to Process Variations," in *Proc. IEEE Int. SOI Conf.*, 2009, pp. 1-2.

[7] Y.-S. Wu, H.-Y. Hsieh, V. P.-H. Hu, and P. Su, "Impact of Quantum Confinement on Short-Channel Effects for Ultrathin-Body Germanium-on-Insulator MOSFETs," *IEEE Electron Device Letters*, vol. 32, no. 1, pp. 18-20, Jan. 2011.

[8] Y.-S. Wu and P. Su, "Detailed Study of "Dark Space" and Electrostatic Integrity for Ge MOSFETs with High-k Dielectric Using Analytical Solution of Schrödinger Equation," in

Proc. Silicon Nanoelectronics Workshop, 2011, pp. 9-10.

[9] Y.-S. Wu and P. Su, "A Closed-Form Quantum "Dark Space" Model for Predicting the Electrostatic Integrity of Germanium MOSFETs with High-k Gate Dielectric," *IEEE Trans. Electron Device* (accepted).

[10] Y.-S. Wu, M.-L. Fan, and P. Su, "Investigation of Switching-Time Variations for Nanoscale MOSFET Using the Effective-Drive-Current Approach," *IEEE Electron Device Letters*, vol. 31, no. 2, pp. 162-164, Feb. 2010.

[11] Y.-S Wu, M.-L. Fan, and P. Su, "Investigation of Switching Time Variations for FinFET and Bulk MOSFETs Using the Effective Drive Current Approach," in *Proc. Silicon Nanoelectronics Workshop*, 2009, Workshop Abs., pp. 15-16.



## Appendix 1 Effective Masses for Si, Ge and InGaAs

We have employed the effective mass approximation [1], [2] to deal with the Schödinger equation in this dissertation. The effective mass approximation assumes parabolic energy dispersion, which is valid for the bottom of the energy bands. Although the effective mass approximation may exhibit deviations from the actual band structure, it has been shown that for Si and Ge devices with  $t_{ch}$  down to 2nm, the ground-state eigen-energies calculated by the effective mass approximation are fairly consistent with those calculated by the full-band quantization approach [3].

The constant-energy ellipses of Si and Ge materials possess anisotropic effective masses such as the transverse effective mass  $(m_t)$  and the longitudinal effective mass  $(m_l)$ . Thus, both the quantization effective mass  $(m_x)$  and the density-of-state effective mass  $(m_d)$  show surface-orientation dependences. Stern [1] had derived the effective masses of Si and Ge with various surface orientations, as listed in Table A1-1. The  $m_x$  is the effective mass perpendicular to the surface. For the 1-D quantum-confinement (such as bulk MOSFETs, FinFETs, and UTB devices), the  $m_d$  is  $(m_1 \cdot m_2)^{1/2}$  [1] where  $m_1$  and  $m_2$  are the effective masses of the two directions parallel to the surface. By substituting the parameters  $m_t$  and  $m_l$  for Si and Ge into Table A1-1, we can derive the  $m_x$  and  $m_d$  values shown in Table 3-1. For the material with isotropic effective mass (such as InGaAs), the  $m_x$  and  $m_d$  are the same. The  $m_{ch}$  in Chapter 5 denotes the quantization effective mass in the channel, and hence is identical to the  $m_x$  in Table 3-1.

In Section 4.3, both  $m_x$  (quantization effective mass along the W<sub>fin</sub> direction) and  $m_z$  (quantization effective mass along the H<sub>fin</sub> direction) are needed to determine the eigen-energies of 2-D quantum-confinement in multi-gate devices. For In<sub>0.53</sub>Ga<sub>0.47</sub>As with
isotropic effective mass,  $m_x = m_z = 0.04m_0$  [5], [6] is used in our calculation.

### References

[1] F. Stern and W. E. Howard, "Properties of Semiconductor Surface Inversion Layers in the Electric Quantum Limit," *Phys. Rev.*, vol. 163, pp. 816-835, 1967.

[2] J. H. Davies, *The Physics of Low-Dimensional Semiconductors*. Cambridge, U. K.: Cambridge Univ. Press, 1998.

[3] J. Steen, D. Esseni, P. Palestri, L. Selmi, and R. Hueting, "Validity of the Parabolic Effective Mass Approximation in Silicon and Germanium n-MOSFETs with different Crystal Orientations," *IEEE Trans. Electron Devices*, vol. 54, no. 8, pp. 1843-1851, Aug. 2007.

[4] S. E. Laux, "A Simulation Study of the Switching Times of 22- and 17-nm Gate-Length SOI nFETs on High Mobility Substrates and Si," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2304-2320, Sept. 2007.

[5] K.H. Goetz, D. Bimberg, H. Jurgensen, J. Selders, A.V. Solomonov, G. F. Glinskii, and M. Razeghi, "Optical and Crystallographic Properties and Impurity Incorporation of Ga<sub>x</sub>In<sub>1-x</sub>As (0.44<x<0.49) Grown by Liquid Phase Epitaxy, Vapor Phase Epitaxy, and Metal Organic Chemical Vapor Deposition," *J. Appl. Phys.*, vol. 54, no. 8, pp. 4543-4552, 1983.

[6] Y. A. Goldberg and N. M. Schmidt, Handbook Series on Semiconductor Parameters, vol.

2, World Scientific, London, 1999, pp. 62-88.

Table A1-1 Effective masses for Si and Ge with various surface orientations [1]. For Si and Ge, the principle effective masses in the ellipsoids are two identical mt and one ml. For Si,  $m_t = 0.191m_0$  and  $m_l = 0.916m_0$ . For Ge,  $m_t = 0.082m_0$ ,  $m_l = 1.59m_0$  for L-valley,  $m_t = m_l = 0.04m_0$ for  $\Gamma$  valley, and  $m_t = 0.20m_0$ ,  $m_l = 0.90m_0$  for X-valley [4]. For In<sub>0.53</sub>Ga<sub>0.47</sub>As,  $m_t = m_l = 0.04m_0$  [5], [6].

| Surface     | Si                     |                       |                       |            |  |  |
|-------------|------------------------|-----------------------|-----------------------|------------|--|--|
| orientation | m <sub>x</sub>         | <i>m</i> <sub>1</sub> | <i>m</i> <sub>2</sub> | degeneracy |  |  |
| (100)       | $m_l$                  | $m_t$                 | $m_t$                 | 2          |  |  |
|             | $m_t$                  | $m_l$                 | $m_t$                 | 4          |  |  |
| (110)       | $(2m_tm_l)/(m_t+m_l)$  | $m_t$                 | $(m_t+m_l)/2$         | 4          |  |  |
|             | $m_t$                  | $m_t$                 | $m_l$                 | 2          |  |  |
| (111)       | $(3m_tm_l)/(m_t+2m_l)$ | m <sub>y</sub>        | $(m_t + 2m_l)/3$      | 6          |  |  |
|             |                        | 1896                  |                       | 1          |  |  |

| Surface<br>orientation | Ge                     |                       |                       |            |  |
|------------------------|------------------------|-----------------------|-----------------------|------------|--|
|                        | m <sub>x</sub>         | <i>m</i> <sub>1</sub> | <i>m</i> <sub>2</sub> | degeneracy |  |
| (100)                  | $(3m_lm_l)/(m_l+2m_l)$ | $m_t$                 | $(m_t + 2m_l)/3$      | 4          |  |
| (110)                  | $(3m_lm_l)/(m_l+2m_l)$ | $m_t$                 | $(m_t + 2m_l)/3$      | 2          |  |
|                        | $m_t$                  | $m_t$                 | $m_l$                 | 2          |  |
| (111)                  | $m_l$                  | $m_t$                 | m <sub>t</sub>        | 1          |  |
|                        | $(9m_lm_l)/(m_l+8m_l)$ | $m_t$                 | $(m_t+8m_l)/9$        | 3          |  |

# Appendix 2 Γ-Valley and X-Valley in Ge Devices

For the Ge devices, only L-valley is considered in this dissertation because other conduction band bottoms such as  $\Gamma$ -valley and X-valley have energy offsets of 0.135eV and 0.173eV, respectively, higher than the L-valley [1]. The relative importance of  $\Gamma$ - and X-valley may increase when the  $E_0$  of  $\Gamma$ - and X-valley plus the energy offset get close to the  $E_0$  of L-valley (energy offset = 0). Figure A2-1 compares the  $E_0$ 's plus the energy offsets for L-valley,  $\Gamma$ -valley and X-valley in heavily-doped Ge bulk MOSFETs. As the  $F_S$  increases, although the X-valley of the Ge (100)-surface possesses larger  $m_x$  (0.27 $m_0$ ) than that of the L-valley ( $m_x = 0.12m_0$ ) [1], their difference in  $E_0$  is not significant. This is because under the "electrical confinement," the  $E_0$  is weakly dependent on  $m_x$  [see Equation (5-12)]. Using Equation (5-12), Figure A2-1 shows that the difference in the minimum energy between L-and X-valley is still larger than 5kT under the  $F_S$  near the onset of threshold. Therefore, the impact of X-valley is negligible in the subthreshold region for heavily-doped Ge bulk MOSFETs. As to the  $\Gamma$ -valley, its impact is even smaller than the X-valley because of the small  $m_x$  (0.062 $m_0$  [1]).

Figure A2-2(a) compares the  $E_0$ 's plus the energy offsets for L-valley,  $\Gamma$ -valley and X-valley in lightly-doped FinFET. It can be seen that as the t<sub>ch</sub> down-scales, the  $E_0$  of  $\Gamma$ -valley is considerably smaller than that of L-valley. Thus, the difference in the minimum energy between L- and X-valley is not as significant as that in the heavily-doped bulk devices. This is because under the "structural confinement," the  $E_0$  is (to the first order) inversely proportional to  $m_x$ . Figure A2-2(a) shows that the difference in the minimum energy between L- and X-valley is 2.5kT when t<sub>ch</sub> = 4nm. Figure A2-2(b) demonstrates the ratio of the sheet electron density ( $Q_i$ ) in  $\Gamma$ -valley and X-valley with respect to that in L-valley. It can be seen that the

relative importance of  $\Gamma$ -valley decreases with t<sub>ch</sub> because of the smaller  $m_x$  and hence larger  $E_0$ . On the contrary, the relative importance of X-valley increases with decreasing t<sub>ch</sub> because of the larger  $m_x$  and hence smaller  $E_0$ . When t<sub>ch</sub> = 4nm, the electrons in the X-valley achieve 10% of those in the L-valley.

### References

[1] S. E. Laux, "A Simulation Study of the Switching Times of 22- and 17-nm Gate-Length SOI nFETs on High Mobility Substrates and Si," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2304-2320, Sept. 2007.





Figure A2-1 Comparison of  $F_S$  dependences of  $E_0$ 's plus the energy offsets for L-valley,  $\Gamma$ -valley and X-valley in heavily-doped Ge bulk MOSFETs.





Figure A2-2 (a) Comparison of  $t_{ch}$  dependences of  $E_0$ 's plus the energy offsets for L-valley,  $\Gamma$ -valley and X-valley in lightly-doped Ge FinFET. (b) Comparison of the ratio of the  $Q_i$  for  $\Gamma$ -valley and X-valley with respect to that for L-valley in lightly-doped Ge FinFET.

## **Curriculum Vitae**

姓名: 吳育昇

指導教授:蘇彬 博士

◎學歷

學位 學校 年分

中學 台南一中 1997~2000

- 大學 交通大學電子工程學系 2000~2004
- 碩士 交通大學電子研究所 2004~2006
- 博士 交通大學電子研究所 2006~2011

◎獲獎

2007 年台積電傑出學生研究獎 電子元件與製程類 Silver Prize

### **Publication List**

### **Journal Papers:**

- <u>Y.-S. Wu</u> and P. Su, "A Closed-Form Quantum "Dark Space" Model for Predicting the Electrostatic Integrity of Germanium MOSFETs with High-k Gate Dielectric," *IEEE Trans. Electron Device* (accepted).
- Y.-S. Wu, H.-Y. Hsieh, V. P.-H. Hu, and P. Su, "Impact of Quantum Confinement on Short-Channel Effects for Ultrathin-Body Germanium-on-Insulator MOSFETs," *IEEE Electron Device Letters*, vol. 32, no. 1, pp. 18-20, Jan. 2011.
- <u>Y.-S. Wu</u> and P. Su, "Impact of Surface Orientation on the Sensitivity of FinFETs to Process Variations – An Assessment Based on the Analytical Solution of the Schrödinger equation," *IEEE Trans. Electron Devices*, vol. 57, no. 12, pp. 3312-3317, Dec. 2010.
- <u>Y.-S. Wu</u>, M.-L. Fan, and P. Su, "Investigation of Switching-Time Variations for Nanoscale MOSFET Using the Effective-Drive-Current Approach," *IEEE Electron Device Letters*, vol. 31, no. 2, pp. 162-164, Feb. 2010.
- <u>Y.-S. Wu</u> and P. Su, "Analytical Quantum-Confinement Model for Short-Channel Gate-All-Around MOSFETs Under Subthreshold Region," *IEEE Trans. Electron Devices*, vol. 56, no. 11, pp. 2720-2725, Nov. 2009.
- <u>Y.-S. Wu</u> and P. Su "Sensitivity of Gate-All-Around Nanowire MOSFETs to Process Variations – A Comparison with Multigate MOSFETs," *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 3042-3047, Nov. 2008.
- Y.-S. Wu and P. Su, "Sensitivity of multigate MOSFETs to process variations—An assessment based on analytical solutions of 3-D Poisson's equation," *IEEE Trans. Nanotechnol.*, vol. 7, no. 3, pp. 299–304, May 2008.
- 8. <u>Y.-S. Wu</u> and P. Su "Investigation of Random Dopant Fluctuation for Multi-Gate

Metal-Oxide-Semiconductor Field-Effect Transistors Using Analytical Solutions of Three-Dimensional Poisson's Equation," *Jpn. J. Appl. Phys.*, vol. 47, no. 4, pp. 2097-2102, Apr. 2008.

- C.-H. Yu, <u>Y.-S. Wu</u>, V. P.-H. Hu, and P. Su, "Impact of Quantum Confinement on Subthreshold Swing and Electrostatic Integrity of Ultra-Thin-Body GeOI and InGaAs-OI n-MOSFETs," *IEEE Transactions on Nanotechnology* (accepted).
- V. P.-H. Hu, <u>Y.-S. Wu</u>, and P. Su, "Investigation of Electrostatic Integrity for Ultra-Thin-Body Germanium-On-Nothing (GeON) MOSFET," *IEEE Transactions on Nanotechnology*, vol. 10, no. 2, pp. 325-330, Mar. 2011.
- M.-L. Fan, <u>Y.-S. Wu</u>, V. P.-H. Hu, C.-Y. Hsieh, P. Su and C.-T. Chuang, "Comparison of 4T and 6T FinFET SRAM Cells for Subthreshold Operation Considering Variability A Model-Based Approach," *IEEE Transactions on Electron Devices*, vol. 58, no. 3, pp. 609-616, Mar. 2011.
- M.-L. Fan, <u>Y.-S. Wu</u>, V. P.-H. Hu, P. Su and C.-T. Chuang, "Investigation of Cell Stability and Write-ability of FinFET Subthreshold SRAM using Analytical SNM Model," *IEEE Transactions on Electron Devices*, vol. 57, no. 6, pp. 1375-1381, Jun. 2010.
- V. P.-H. Hu, <u>Y.-S. Wu</u>, M.-L. Fan, P. Su and C.-T. Chuang, "Static Noise Margin of Ultra-Thin-Body SOI Subthreshold SRAM Cells – An Assessment Based on Analytical Solution of Poisson's Equation," *IEEE Transactions on Electron Devices*, vol. 56, no. 9, pp. 2120-2127, Sept. 2009.
- V. P.-H. Hu, <u>Y.-S. Wu</u> and P. Su, "Investigation of Electrostatic Integrity for Ultra-Thin-Body GeOI MOSFET Using Analytical Solution of Poisson's Equation," *Semiconductor Science and Technology*, vol. 24, no. 4, Apr. 2009.

### **Conference Papers:**

- <u>Y.-S. Wu</u> and P. Su, "Detailed Study of "Dark Space" and Electrostatic Integrity for Ge MOSFETs with High-k Dielectric Using Analytic Solution of Schrodinger Equation," in *Proc. Silicon Nanoelectronics Workshop*, 2011, Workshop Abs., pp. 9-10.
- <u>Y.-S. Wu</u>, H.-Y. Hsieh, V. P.-H. Hu, and P. Su, "Beneficial Effects of Quantum Confinement on Ge and InGaAs Ultra-Thin-Body NMOS Devices," in *Proc. VLSI-TSA*, Hsinchu, Taiwan, Apr. 2011.
- <u>Y.-S. Wu</u>, M.-L. Fan, and P. Su, "Impact of Surface Orientation on V<sub>th</sub> Variability of FinFET," in *Proc. Silicon Nanoelectronics Workshop*, 2010, Workshop Abs., pp. 75-76.
- <u>Y.-S. Wu</u> and P. Su, "Quantum Confinement Effect in Short-Channel Gate-All-Around MOSFETs and Its Impact on the Sensitivity of Threshold Voltage to Process Variations," in *Proc. IEEE Int. SOI Conf.*, 2009, pp. 1-2.
- <u>Y.-S. Wu</u>, M.-L. Fan, and P. Su, 'Investigation of Switching Time Variations for FinFET and Bulk MOSFETs Using the Effective Drive Current Approach," in *Proc. Silicon Nanoelectronics Workshop*, 2009, Workshop Abs., pp. 7-8.
- <u>Y.-S. Wu</u> and P. Su, "Subthreshold Current Model of Cylindrical Gate-All-Around Nanowire MOSFETs Using Analytical Solutions of Poisson's Equation," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2008, pp. 450-451.
- Y.-S. Wu and P. Su, "Investigation of Random Dopant Fluctuation for Multi-Gate MOSFETs Using Analytical Solution of 3-D Poisson's Equation," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2007, pp. 440-441.
- <u>Y.-S. Wu</u> and P. Su, "Investigation of Variability for Multi-Gate MOSFETs Using Analytical Solution of 3-D Poisson's Equation," in *Proc. Silicon Nanoelectronics Workshop*, 2007, Workshop Abs., pp. 87-88.

- <u>Y.-S. Wu</u> and P. Su, "Investigation of Scaling for Multi-Gate Transistors Using Analytical Solution of 3-D Poisson's Equation," in *Proc. VLSI-TSA*, Hsinchu, Taiwan, Apr. 2007, pp. 160-161.
- C.-H. Yu, <u>Y.-S. Wu</u>, V. P.-H. Hu, and P. Su, "Impact of Quantum Confinement on Backgate-Bias Modulated Threshold-Voltage Characteristics for Ultra-Thin-Body Germanium-On-Insulator MOSFETs," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2011, pp. 1203-1204.
- C.-H. Yu, <u>Y.-S. Wu</u>, V. P.-H. Hu, and P. Su, "Investigation of Electrostatic Integrity for Ultra-Thin-Body GeOI and InGaAs-OI n-MOSFETs considering Quantum Confinement," *Proceedings of the 2011 IEEE International NanoElectronics Conference* (*INEC*), Tao-Yuan, Taiwan, June 2011.
- M.-L. Fan, <u>Y.-S. Wu</u>, V. P.-H. Hu, P. Su and C.-T. Chuang, "Investigation of Stability and AC Performance of Sub-threshold FinFET SRAM," in *Proc. VLSI-TSA*, Hsinchu, Taiwan, Apr. 2010, pp. 66-67.
- V. P.-H. Hu, <u>Y.-S. Wu</u>, and P. Su, "Investigation of Electrostatic Integrity for Ultra-Thin-Body GeON MOSFET," in *Proc. Int. Conf. Solid State Devices and Materials*, Sept. 2009, P-6-11.
- M.-L. Fan, <u>Y.-S. Wu</u>, V. P.-H. Hu, P. Su and C.-T. Chuang, "Investigation of Static Noise Margin of FinFET SRAM Cells in Sub-threshold Region," in *Proc. IEEE Int. SOI Conf.*, 2009, pp. 1-2.
- V. P.-H. Hu, <u>Y.-S. Wu</u>, M.-L. Fan, P. Su and C.-T. Chuang, "Design and Analysis of Ultra-Thin-Body SOI Based Subthreshold SRAM," *International Symposium on Low Power Electronics and Design (ISLPED 2009)*, San Francisco, California, USA, Aug. 2009, pp. 9-14.
- 16. V. P.-H. Hu, Y.-S. Wu, M.-L. Fan, P. Su and C.-T. Chuang, "Investigation of Static Noise

Margin of Ultra-Thin-Body SOI SRAM Cells in Subthreshold Region using Analytical Solution of Poisson's Equation," in *Proc. VLSI-TSA*, Hsinchu, Taiwan, Apr. 2009, pp. 115-116.

17. V. P.-H. Hu, <u>Y.-S. Wu</u>, and P. Su, "Investigation of Electrostatic Integrity for Ultra-Thin-Body GeOI MOSFET Using Analytical Solution of Poisson's Equation," *Proceedings of the 2008 IEEE International Conference on Electron Devices and Solid-State Circuits (EDSSC 2008)*, Hong Kong, Dec. 2008.

《點數計算》

國際期刊:3×7+2×1=23 點

國際會議:1點

論文點數合計24點。

