# 國立交通大學

電子工程學系 電子研究所碩士班

## 碩士論文

高介電常數射頻金屬-絕緣層-金屬電容及其電容值變 動之研究 The Investigation of the Variation of the Capacitance of

High-κ RF Metal-Insulator-Metal Capacitors

## 研究生:馬鳴汶

指導教授:荊鳳德博士

中華民國九十三年六月

# 高介電常數射頻金屬-絕緣層-金屬電容及其電容值變 動之研究

The Investigation of the Variation of the Capacitance of High-κ RF Metal-Insulator-Metal Capacitors

研究生:馬鳴汶

Student : Ming-Wen Ma

指導教授: 荊鳳德 博士

Advisor : Dr. Albert Chin



A Thesis Submitted to Institute of Electronics College of Electrical Engineering and Computer Science National Chiao Tung University In Partial Fulfillment of the Requirements For the Degree of Master of Science In Electronics Engineering

> June 2004 HsinChu, Taiwan, Republic of China

> > 中華民國九十三年六月

# 高介電常數射頻金屬-絕緣層-金屬電容及其電容值變 動之研究

研究生:馬鳴汶 指導教授:荊鳳德 博士

#### 國立交通大學

#### 電子工程學系 電子研究所碩士班



隨著互補式金氧半電晶體元件的特徵尺寸持續地微縮,開極介電質(目前主 流為二氧化矽)的厚度也隨之減少以保持住電容值,使得電晶體元件的驅動電流 保持在可接受的大小。半導體工會組織所訂定的半導體技術未來指標中指出,在 2003 至 2005 年時,等效開極介電質的厚度將會減少至將近1.5 奈米。然而降低 二氧化矽的厚度至如此小的尺寸時,將會導致量子穿遂漏電流的發生,且此漏電 流的大小會隨著厚度的減少而成指數性地增加。因此,高介電常數介電質為一個 解決此問題的適當替代物,除了可避免介電質厚度的降低以減少漏電流外,且可 和互補式金氧半電晶體的製程整合在一起,並可達到與二氧化矽等效的電容值。

在此,我們研究使用高介電質『氧化鋁鉭』於金氧金(MIM)電容且整合 在 400°C 的後段製程上。在高頻時,為了達到高電容密度、微小的電容值下降率 和低漏電流,所以使用此高介電質『氧化鋁鉭』。此高電容密度的電容可以有效 地減少在射頻積體電路上晶片的大小。除了高電容值密度外,我們還測得了氧化 鋁鉭金氧金電容的電壓係數(VCC)與溫度係數(TCC)隨著頻率的增加而迅速 遞減。而當操作頻率到達1 GHz 時,與電壓相關的電容值變動率將小於萬分之 二,此一性質可保證於精確的射頻電容電路應用中。

我們同時也解釋了此電壓相關的電容變化值與介電質厚度及頻率的相依 性,並且也說明了氧化鋁鉭金半金電容的電容值與溫度的相關性。以『自由載子 注入模型』為基礎,可通盤地瞭解(1)介電質厚度 t 與電容值變動的相依性, 此為電場極化的本質特性所導致的。(2)頻率與溫度對電容值變動的相關,這些 均是由於絕緣層內電荷的遷移率改變造成了偶極的鬆弛時間不同所導致的。

除此之外,我們已量測與分析了從 10 KHz 到 10 GHz 的電容值對於電壓與 頻率的變化率,並且對於鬆弛時間加入了一項與頻率相關的因子來解釋電容值變 動的降低,此模型也可被應用於預測之後的電容值變化率。

# The Investigation of the Variation of the Capacitance of High-κ RF Metal-Insulator-Metal Capacitors

Student : Ming-Wen Ma

Advisor : Dr. Albert Chin

### **Department Of Electronics Engineering**

#### and Institute of Electronics

### National Chiao Tung University



As the feature sizes of complementary metal-oxide-semiconductor (CMOS) devices are scaled downward, the gate dielectric thickness must also decrease to maintain a value of capacitance to keep device drive current at an acceptable level. The Semiconductor Industry Association's (SIA) International Technology Roadmap for Semiconductors (ITRS) indicates that by the year 2003~2005, the equivalent thickness of the gate dielectric will need to be approximately 1.5 nm. Reducing the thickness of SiO<sub>2</sub> to these dimensions will result in an exponential increase of direct tunneling leakage current. A suitable replacement dielectric with a high relative permittivity  $\kappa$  (or dielectric constant) must exhibit low leakage current, have the

ability to be integrated into a CMOS process flow, and exhibit at least the same equivalent capacitance of SiO<sub>2</sub>.

We have studied the metal-insulator-metal (MIM) capacitors integrity using high- $\kappa$  Al doped TaO<sub>x</sub> dielectrics formed under 400°C backend process. Using high- $\kappa$  Al doped TaO<sub>x</sub> dielectric, we have obtained record high MIM capacitance density of 17 fF/ $\mu$ m<sup>2</sup> at 100 KHz, small 5% capacitance reduction to radio frequency (RF) range, and low leakage current density of 8.9×10<sup>-7</sup> A/cm<sup>2</sup>. This very high capacitance density with good MIM capacitor characteristics can significantly reduce the chip size of radio frequency integrated circuits (RF ICs).

In additional to the very high capacitor density of 17 fF/ $\mu$ m<sup>2</sup> at 100 kHz, the measured voltage-coefficient of capacitor (VCC) and temperature-coefficient of capacitor (TCC) of Al doped TaO<sub>x</sub> MIM capacitors decrease rapidly with increasing frequency. Excellent normalized voltage-dependent capacitor variation ( $\Delta$ C/C)  $\leq$  200 ppm is obtained at these capacitors as frequency reaching 1 GHz, which can ensure precision capacitor circuit application at RF regime with drastically reduced capacitor size.

We also explain the dependence of normalized voltage-dependent capacitor variation  $\Delta C/C$ -V on dielectric thickness and frequency, below 1 MHz, as well as temperature dependence of capacitance of Al doped TaO<sub>x</sub> MIM capacitors. Based on

free carrier injection model, a unified understanding is achieved: (1) the dielectric thickness (t) dependence  $\Delta C/C$  is an intrinsic property due to electric field polarization, (2) the frequency dependence of  $\Delta C/C$  and temperature dependence of capacitance are all due to change of relaxation time with different carrier mobility in insulator.

We have measured and analyzed the normalized frequency-dependent voltage-dependence of capacitance ( $\Delta$ C/C-V), from 10 KHz to 10 GHz. We modified a free carrier injection model having a frequency dependent  $[1+(f/f_0)^2]^{-1/2}$  pre-factor for relaxation time ( $\tau$ ), to explain the reduction of  $\Delta$ C/C in the GHz range. This model is also applied to predict the  $\Delta$ C/C for future applications.

#### 誌謝

在此我要感謝我的指導老師荊鳳德教授,在這兩年中所給我熱心的指導與教 海,使我在學術研究及待人處事上獲益匪淺,僅在此表達由衷的感謝之意。

另外,我還要感謝于殿聖學長與楊明誼學長,謝謝你們對我在儀器的訓練、 實驗的技術以及平日生活上的照顧與幫忙,讓我可以很順利地完成碩士的學業。 當然也要感謝陪我走過這段過程的全益學長、志翔學長、歸娣學姐、家忠學長、 軍宏學長、彬舫學長們的支持與指教。除此之外,我還要感謝實驗室的同學與學 弟妹們:祺穆、存甫、櫸壇、秋峰、月盈、照民,有了你們,才讓我的研究生活 充滿了歡樂與色彩,使我有動力繼續努力研究下去,感謝大家的支持與鼓勵,謝 謝你們。

此外,也感謝在碩士兩年間陪伴我走過來的菁慧,總是給我正面積極的加油 與照顧,也謝謝她的支持與諒解,謝謝妳。

\$ 1896

最後,我要對我的父母馬瑞生先生、詹美玉女士以及家人們獻上最深的謝意 與祝福,由於您們的栽培、支持與鼓勵,我才能有今日的表現。

## Contents

| Chinese Abstract | i   |
|------------------|-----|
| English Abstract | iii |
| Acknowledgement  | vi  |
| Contents         | vii |
| Figure Captions  | X   |

## Chapter 1 Introduction

| 1.1 The Choice of High-κ Dielectric to Reduce Device Size and Cost1    |
|------------------------------------------------------------------------|
| 1.2 Small Variation of Capacitance for the Precision Capacitor Circuit |
| Application at RF Regime                                               |
| 1.3 The Mechanism of the Variation of the Capacitance                  |
| 1.4 A Modified Model for the Variation of the Capacitance above 1 MHz4 |
| A ALLER A                                                              |

## Chapter 2 Research of High-к Dielectrics

| 2.1 The Overview of High-κ Dielectrics Research         | .5 |
|---------------------------------------------------------|----|
| 2.1.1 Introduction                                      | 5  |
| 2.1.2 Motivation                                        | 5  |
| 2.1.3 Introduction of Metal Gate                        | 7  |
| 2.1.4 Effect of Interface                               | 8  |
| 2.2 The Characteristics of High-κ Dielectrics           | 9  |
| 2.2.1 Introduction                                      | 9  |
| 2.2.2 Processing and Thermal Budgets of high-κ material | 10 |

| 2.2.3 Dielectric constant and capacitance | 11 |
|-------------------------------------------|----|
| 2.2.4 Bandgap and Tunneling Current       | 12 |
| 2.3 The Choice of High-к Dielectrics      | 14 |
| 2.3.1 Introduction                        | 14 |

# Chapter 3 Experimental Procedure of High-к MIM Capacitor with Al doped TaO<sub>x</sub> Dielectrics

| 3.0 Microwave Layout Rules for On-wafer Measurement                          | 25 |
|------------------------------------------------------------------------------|----|
| 3.1 The Fabrication Process Flow of Al doped TaO <sub>x</sub> MIM Capacitors | 26 |
| 3.2 The Measurement of Al doped TaO <sub>x</sub> MIM Capacitors              | 28 |
| 3.3 De-embedding Theory                                                      | 29 |

# Chapter 4 The Characteristics of High-к MIM Capacitor with Al doped TaO<sub>x</sub> Dielectrics

| 4.1 | Capac | citor Character | ristics         |             | LINK         |     |         |             | .43 |
|-----|-------|-----------------|-----------------|-------------|--------------|-----|---------|-------------|-----|
| 4.2 | The   | Normalized      | Capacitance     | Variation   | $\Delta C/C$ | and | Voltage | Coefficient | of  |
|     | Capa  | acitance VCC    |                 |             |              |     |         |             | 46  |
| 4.3 | The T | emperature C    | oefficient of C | Capacitor T | CC           |     |         |             | 47  |

## Chapter 5 The Theorem of the Variation of Dielectric Constant

| 5.1 Introduction of Free-carrier Relaxation            | 61 |
|--------------------------------------------------------|----|
| 5.2 Debye Formula                                      | 61 |
| 5.3 Polarization by Space Charges                      | 63 |
| 5.4 Calculation of Polarization into Alternative Field | 65 |
| 5.5 Distribution of the Field                          | 70 |

# Chapter 6 The Unified Understanding and Prediction of High-к Al doped TaO<sub>x</sub> Metal-Insulator-Metal Capacitors

| 6.1 Introduction                                      | .74 |
|-------------------------------------------------------|-----|
| 6.2 The Free Carrier Injection Model                  | 74  |
| 6.3 Thickness Dependence                              | .75 |
| 6.4 Frequency Dependence                              | .75 |
| 6.5 Stress Induced Voltage Coefficient of Capacitance | .76 |

# Chapter 7 The Analysis of High-к MIM Capacitor with Al doped TaO<sub>x</sub> Dielectrics

| 7.1 Reviewing  | the Work Before                            |             |
|----------------|--------------------------------------------|-------------|
|                | ANTIMARY,                                  |             |
| 7.2 Analysis o | f the Variation of Capacitance             |             |
| Chapter 8      | The Conclusion of High-K MIN               | I Capacitor |
| -              | 7 12 15                                    | -           |
|                | with Al doped TaO <sub>x</sub> Dielectrics |             |
| 8.1 Conclusion | n                                          |             |
|                |                                            |             |
| Reference      |                                            |             |
|                |                                            |             |
| Vita           |                                            |             |

## **Figure Captions**

#### Chapter 2

- Fig. 2-1. Schematic of important regions of a field effect transistor gate stack.
- Fig. 2-2. Comparison of relevant properties for high-κ candidates.
- Fig. 2-3. EOT for a stacked dielectric comprised of a high-κ dielectric and SiO<sub>2</sub>.
- Fig. 2-4. Gate current density for a film at several measurement temperatures.
- Fig. 2-5. TEM cross section of 7 nm Ta<sub>2</sub>O<sub>5</sub> on silicon. The 2.0 nm film is a SiTa<sub>x</sub>O<sub>y</sub> interfacial region.
- Fig. 2-6. Reduction of gate capacitance due to formation of SiO<sub>2</sub> interfacial layer after 800°C crystallization.
- Fig. 2-7. Crystallization temperature of Ta-M-O as a function of Al, Si, or Ge content. A very strong increase in  $T_x$  with Al content is observed.
- Fig. 2-8. Current-voltage relations for Ta-Al-O showing the improvement of electrical properties of Ta2O5 with addition of Al.
- Fig. 2-9. Dielectric constant of Ta-Al-O as a function of Al concentration in the sputtered films.

#### Chapter 3

- Fig. 3-1. Typical layout suitable for coplanar probing with ground-signal-ground (GSG) probe configuration
- Fig. 3-2. Constant pitch, minimum pad size and minimum parallel-row pad.
- Fig. 3-3. Mask #1 (bottom electrode) of layout and process flow of the RF MIM capacitor.

- Fig. 3-4. Mask #2 (Active Region) of layout and process flow of the RF MIM capacitor.
- Fig. 3-5. Mask #3 (Via hole) of layout and process flow of the RF MIM capacitor.
- Fig. 3-6. Mask #4 (upper electrode) of layout and process flow of the RF MIM capacitor.
- Fig. 3-7. The RF MIM capacitor cross section view.
- Fig. 3-8. The RF MIM capacitor layout view.
- Fig. 3-9. Measured and simulated scattering parameters of 2.0 and 2.4 nm EOT Al doped TaO<sub>x</sub> MIM capacitors.
- Fig. 3-10. The "OPEN" dummy structure for the device under test (DUT) modeled in the shunt configuration.
- Fig. 3-11. The equivalent circuit model and numerical values of elements for capacitor simulation at RF regime.
- Fig. 3-12. The equivalent circuit model of MIM capacitor at RF regime.

Fig. 4-1. Measured and simulated scattering parameters of 2.0 and 2.4 nm EOT A1 doped TaO<sub>x</sub> MIM capacitors at RF regime.

ALL DO

- Fig. 4-2. The equivalent circuit model and numerical values of elements for capacitor simulation at RF regime.
- Fig. 4-3. The  $\Delta C/C$  of Al doped TaO<sub>x</sub> MIM capacitors as a function of frequency. It is notice that the  $\Delta C/C$  decrease with increasing frequency.
- Fig. 4-4 C-V and  $\Delta$ C/C-V characteristics of MIM capacitors with 2.0 EOT Al doped TaO<sub>x</sub> dielectrics at different frequencies from 10 KHz to 10 GHz. The voltage is applied to the bottom Pt electrode. Measured area is 50mm × 50mm.

- Fig. 4-5. C-V and  $\Delta$ C/C-V characteristics of MIM capacitors 2.4 nm EOT Al doped TaO<sub>x</sub> dielectrics at different frequencies from 10 KHz to 10 GHz. The voltage is applied to the bottom Pt electrode. Measured area is 50mm × 50mm.
- Fig. 4-6. J-V characteristics of 2.0 and 2.4 nm EOT Al doped TaO<sub>x</sub> MIM capacitors.
   The asymmetric J-V and breakdown voltages are due to the different bottom
   Pt and top Al electrodes.
- Fig. 4-7. The frequency dependent capacitance and Q-factor of 2.0 and 2.4 nm EOT Al doped  $TaO_x$  MIM capacitors.
- Fig. 4-8. The  $\Delta C/C$  and a of Al doped TaO<sub>x</sub> MIM capacitors as a function of frequency. It is notice that the  $\Delta C/C$  and a decrease with increasing frequency.
- Fig. 4-9. The  $\Delta C/C$  and  $\alpha$  of Al doped TaO<sub>x</sub> MIM capacitors as a function of 1/C. It is notice that the  $\Delta C/C$  and  $\alpha$  decrease monotonically with ln(1/C).
- Fig. 4-10. The  $\Delta C/C$  as a function of temperature of Al doped TaO<sub>x</sub> MIM capacitors.
- Fig. 4-11. The TCC as a function of frequency of Al doped  $TaO_x$  MIM capacitors.
- Fig. 4-12. The TCC of Al doped  $TaO_x$  MIM capacitors as a function of 1/C. TCC decreases monotonically with ln(1/C).

Fig. 5-1. Switching of the macroscopic dipole by reversal of the applied field.

#### Chapter 6

- Fig. 6-1. Free carrier injection model to analyze the frequency-dependent  $\Delta C/C$ .
- Fig. 6-2. The measured and simulated J-V characteristic of high-κ (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> MIM capacitors. The experimental data can be fitted by an emission current model.

- Fig. 6-3. Measured and simulated normalized capacitance of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> MIM capacitors as a function of voltage. n<sub>0</sub> and  $\mu$  are extracted by fitting the measured data.
- Fig. 6-4. Dependence of carrier concentration pre-factor of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> MIM capacitors on thickness.
- Fig. 6-5. Simulated normalized capacitance as a function of voltage for different thickness of 20, 30, 40, 50, and 60 nm of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> MIM capacitors.
- Fig. 6-6. Quadratic VCC of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> MIM capacitors as a function thickness.
- Fig. 6-7. Quadratic VCC of high-κ Al doped TaO<sub>x</sub> MIM capacitors as a function thickness.
- Fig. 6-8. Quadratic VCC and fitted carrier mobility of high-κ (a) Al doped TaO<sub>x</sub> and
  (b) HfO<sub>2</sub> MIM capacitors as a function of frequency.
- Fig. 6-9. Simulated normalized capacitance as a function of voltage for 30 nm HfO2 MIM capacitors at for different frequencies of 10K, 100K, 500K, and 1MHz.
- Fig. 6-10. Stress induced leakage current of thick HfO<sub>2</sub> MIM capacitor.
- Fig. 6-11. Stress induced quadratic VCC of thick HfO<sub>2</sub> MIM capacitor.
- Fig. 6-12. Stress induced leakage current of thin HfO<sub>2</sub> MIM capacitor.
- Fig. 6-13. Stress induced quadratic VCC of thin HfO<sub>2</sub> film MIM capacitor.

- Fig. 7-1. C-V and  $\Delta$ C/C-V characteristics of high-k Al doped TaO<sub>x</sub> MIM capacitors at different frequencies.
- Fig. 7-2.  $\Delta C/C$  of Al doped TaO<sub>x</sub> MIM capacitors at different frequencies.
- Fig. 7-3. The measured and simulated J-V characteristic of high-k Al doped TaO<sub>x</sub>

MIM capacitors. The experimental data can be fitted by an emission current model.

- Fig. 7-4. Measured and simulated  $\Delta$ C/C-V data assuming a nearly constant t. Although good agreement is obtained at 10 KHz and 1 MHz, the assumption fails to account for the 1 GHz and 10 GHz data.
- Fig. 7-5. Modified carrier relaxation time as a function of frequency using a  $[1+(f/f_0)2]-1/2$  pre-factor.
- Fig. 7-6. Measured and simulated  $\Delta C/C$  using the frequency dependent relaxation time shown in Fig. 7-5.



### Introduction

#### 1.1 The Choice of High-ĸ Dielectric to Reduce Device Size and Cost

As continuously scaling down the very large scale integration technology (VLSI Tech.), both the cut-off frequency  $f_T$  and the device size of radio-frequency metal-oxide-semiconductor field effect transistors (RF MOSFETs) become improved and can be used for wireless communication [1.1]-[1.3]. However, the chip size and cost of RF circuits are not scaled considerably because of the large occupied area of devices. Among various non-scaled passive RF passive devices, the metal-insulator-metal (MIM) capacitors [1.4]-[1.11] are widely used in RF circuits for impedance matching and DC (Direct Current) filtering and occupied a large portion of circuit area. Therefore, a higher capacitor density is required to achieve the small size and cost. Since the capacitor density in MIM device is equal to  $\varepsilon_0 \kappa/t_d$ , the use of high dielectric-constant ( $\kappa$ ) metal-oxide materials [1.12]-[1.18] and reducing the dielectric thickness (t<sub>d</sub>) are the methods to increase the capacitor density. However, the using high- $\kappa$  dielectric is preferred because the reducing t<sub>d</sub> will increase the capacitor leakage current density and loss tangent exponentially due to electron tunneling. According to the International Technology Roadmap for Semiconductors (ITRS), the choice of high- $\kappa$  dielectric [1.17]-[1.19] is a key technology in increasing the

capacitor density and in scaling down the chip size of analog and RF ICs. In additional to the higher  $\kappa$ , the dielectric must have good quality with low defect density related leakage current when formed under 400°C for VLSI backend process integration [1.16]. We have increased the capacitance density to 17 fF/µm<sup>2</sup> using high- $\kappa$  Al doped TaO<sub>x</sub>. Low leakage current density of  $8.9 \times 10^{-7}$  A/cm<sup>2</sup> is also obtained. This excellent result suggests the developed high- $\kappa$  MIM capacitor can be used for RF circuit with largely reduced device size.

# 1.2 Small Variation of Capacitance for the Precision Capacitor Circuit Application at RF Regime

In addition to high capacitor density and Quality (Q)-factors, high- $\kappa$  MIM capacitors should have good low voltage coefficient (VCC) or small voltage-dependence of the normalized capacitance variation ( $\Delta$ C/C) from intermediate- frequency (IF) to radio-frequency (RF). The required low  $\Delta$ C/C or VCC is listed in the ITRS roadmap because it is important for designing the analog/RF circuits under sweep voltages. The variation,  $\Delta$ C/C, at RF frequencies is crucial since the operation frequencies of advanced analog circuits are now in the GHz range.

However, the commercially available capacitor meters operate at frequencies up to only 1 MHz. To overcome this difficulty, we introduce a new method of calculating  $\Delta$ C/C from the measured scattering-parameters (S-parameters) using RF circuit theorem [1.18]. We use this approach to measure high- $\kappa$  Al doped TaO<sub>x</sub> capacitors which have very high capacitance density (17 fF/ $\mu$ m<sup>2</sup>). The  $\Delta$ C/C decreases rapidly with increasing frequency to only 196 ppm in the GHz range.

We have investigated the normalized voltage-dependent capacitor variation  $(\Delta C/C)$  or voltage-coefficient of capacitance (VCC) and temperature-coefficient of capacitor (TCC) of Al doped TaO<sub>x</sub> high- $\kappa$  dielectrics from IF to RF frequencies, which are important factors for precision circuit matching. We have found that the  $\Delta C/C$  of Al doped TaO<sub>x</sub> capacitors decreases rapidly to a small value  $\leq 200$  ppm with increasing frequency into GHz regime. Therefore, these high- $\kappa$  dielectric capacitors can be used for precision circuits at RF frequencies [1.20].

#### **1.3 The Mechanism of the Variation of the Capacitance**

MIM capacitors attract more and more attentions recently in Si analog/RF circuit applications because of its low parasitic capacitance, low voltage coefficient, high quality factor in RF regime [1.21]-[1.23]. In MIM capacitors, one of the great challenges is to achieve small VCC. Though experimental results of VCC variation such as thickness effects have been reported [1.22]-[1.26], the mechanism of VCC dependence remains under study. Here, we present a unified understanding of voltage, thickness, and temperature dependence based on the free carrier injection model [1.27]-[1.28]. The model can also be used to understand other high- $\kappa$  materials.

# 1.4 A Modified Model for the Variation of the Capacitance above 1 MHz

Although the free carrier injection model [1.27]-[1.28] describes the voltage-dependence of normalized capacitance variation ( $\Delta C/C$ ) for high- $\kappa$  MIM capacitors, the reduction of  $\Delta C/C$  at GHz frequencies does not agree with the assumption of a constant relaxation time,  $\tau$ . This may be due to the dipole effects. We propose a modified free-carrier injection model having a frequency dependent  $[1+(f/f_0)^2]^{-1/2}$  pre-factor for  $\tau$ , to model the  $\Delta C/C$  vs. V for high- $\kappa$  MIM capacitors. The agreement between measured and modeled  $\Delta C/C$ -V data suggests that the effective relaxation time (which dipole effects were considered) is feasible for modification of the free-carrier injection model.

The small  $\Delta C/C$  variation at RF frequencies is highly desirable for high speed analog and RF circuit, while the high capacitance density for the high- $\kappa$  MIM capacitors permit further scaling down of chip sizes and reducing the cost.

### Research of High-ĸ Dielectrics

#### 2.1 The Overview of High-к Dielectrics Research

#### **2.1.1 Introduction**

Research activities in alternative high- $\kappa$  gate dielectrics for CMOS devices have greatly intensified in the past few years. This is due in large part to the 1997 ITRS document that projected the requirement of gate oxide thicknesses below 1 nm by the year 2012 and for 50nm device gate lengths. While considerable progress has been made, much work still remains in finding a replacement high- $\kappa$  gate stack.

The replacement of  $SiO_2$  by alternative dielectrics is a formidable task and we must consider the task as an integrated task involving not only the gate dielectric but the equally important fields of interface between gate dielectric and silicon, the gate contact material and the gate dielectric. Especially important is the dielectric – silicon interface because it has very essential influences on the MOS channel mobility and driving current of MOS devices. The interfaces of the gate dielectric – silicon and gate material - gate dielectric will form interfacial layers as shown in Fig. 2-1. It will degrade the characteristics far away form the expected.

#### 2.1.2 Motivation

The primary motivation of high-k gate dielectrics for CMOS is the potential for reducing the gate-to-channel tunneling current while maintaining the same induced channel conductive layer. A high- $\kappa$  gate dielectric can be made physically thicker than SiO<sub>2</sub> for the same gate capacitance. In terms of reducing quantum tunneling current, the important material's parameter combination is the square root of the procedure of dielectric effective mass and the barrier height and the direct product of the dielectric constant. While the barrier heights of alternative dielectrics tend to be lower than SiO<sub>2</sub>, this is more than compensated by the increased dielectric constant and thickness. At this time a wide range of alternative dielectrics have been shown to result in reduced tunneling currents for the same "equivalent" oxide thickness (EOT) and several have shown leakage current of below 1A/cm<sup>2</sup> at the 1 nm EOT value. The most promising high-k dielectrics so far evaluated in capacitor form include the Group III B oxides  $HfO_2$  and  $ZrO_2$  and Group IVB oxides  $La_2O_3$  and  $Y_2O_3$ . The aluminates and silicates of these dielectrics are also of interest, because they have higher crystallization temperature than the pure oxides and it may also be easier to obtain a good dielectric – silicon interface with these compounds. Extensive research on these dielectrics has demonstrated the promising properties of these materials with regard to near ideal C-V characteristics and low gate leakage. Several deposition methods are being pursued and have demonstrated good capacitor results including (a) reactive ion sputtering [2.1]-[2.2], (b) physical deposition and oxidation [2.3], (c) Molecular Beam Epitaxy (MBE) [2.4], (d) Metal Organic Chemical Vapor Deposition (MOCVD) [2.5]-[2.6], (e) Low Pressure CVD (LPCVD), (f) Plasma Enhanced CVD (PECVD) [2.7]-[2.8], and (g) rapid thermal CVD. Atomic layer deposition (ALD) is also a potential long term manufacturing technique for achieving very uniform films over large areas as will be required in manufacturing.

#### **2.1.3 Introduction of Metal Gate**

Improved gate electrode materials are also essential to push to the limits of CMOS technology, because of finite depletion layer width encountered in a poly-silicon gate named poly depletion. Thus a major part of the gate stack research involves compatible gate electrode materials for the various high- $\kappa$  gate dielectrics. These problems as well as the interface problems must be researched as a combined problem to meet the ITRS CMOS requirements. Metal gate electrodes are highly desirable to eliminate poly depletion problems, however to meet threshold voltage requirements, two metals are required to replace both n<sup>+</sup> and p<sup>+</sup> polysilicon. While potential metals are available with appropriate work functions, most elemental metals are highly reactive not only on the potential high- $\kappa$  dielectrics, but also on SiO<sub>2</sub> as well. However, potential metal gate materials have been identified and studied and at

present the most promising have been Ta,  $TaN_x$ , and  $TaSi_xN_y$  for an  $n^+$  replacement and Ru and RuO<sub>2</sub> for a  $p^+$  replacement. These have been studied not only in capacitor structures, but in FET structures.

#### **2.1.4 Effect of Interface**

Another field of great importance is the electrical properties of high- $\kappa$  - silicon interface. The key parameters degrading surface mobility such as interface charges and surface roughness can not be adequately determined from capacitor structures. The amount of interface charge which is needed to significantly degrade the surface mobility will cause a very small shift in flat band voltage as observed on capacitor structures. Now many people have a major effort in fabricating and characterizing n channel and p – channel FETs in order to evaluate these key interface parameters. Several device runs have shown very promising results with mobility vs. field curves approaching the values achieved with good thermal oxides. In other case, however, significant degradation in mobility has been observed due to either interface charges and/or surface roughness. By appropriately modeling the interface mobility, we can determine the major physical effects resulting in the mobility degradation.

A final field of great importance in the high- $\kappa$  gate stack field is the reliability of the gate stack under voltage and temperature stress. Since good stack results have only recently begun to be obtained, only preliminary results are available on the potential reliability of complete high-κ gate stacks.

#### 2.2 The Characteristics of High-κ Dielectrics

#### **2.2.1 Introduction**

Many materials systems are currently under consideration as potential replacements for  $SiO_2$  as the gate dielectric material for sub-0.1  $\mu$ m CMOS technology. A systematic consideration of the required properties of gate dielectrics indicates that the key guidelines for selecting an alternative gate dielectric are (a) permittivity, band gap, and band alignment to silicon, (b) thermodynamic stability, (c) film morphology, (d) interface quality, (e) compatibility with the current or expected materials to be used in processing for CMOS devices, (f) process compatibility, and (g) reliability. Many dielectrics appear favorable in some of these fields, but very few materials are promising with respect to all of these guidelines,

In general, high- $\kappa$  dielectrics often exhibit smaller band gap, weaker bond, and higher defect density than SiO<sub>2</sub>. Fig. 2-2 shows the comparison of relevant properties for high- $\kappa$  candidates. The high- $\kappa$  dielectric with the same effective oxide thickness (EOT) with SiO<sub>2</sub> still shows lower leakage current than SiO<sub>2</sub> by several orders [2.9]. That is why high- $\kappa$  dielectrics have drawn much attention for future technology. Recently, some high- $\kappa$  dielectrics have been widely studied and the characteristics and issues of those materials have also been reported. The high- $\kappa$  dielectrics show good performances are always accompanied by another drawbacks. Issues to be discussed include processing, dielectric constant, capacitance, band gap, tunneling current, and reliability. Finding out the most suitable high- $\kappa$  dielectrics for the use of device and altering the device structure or process to meet the requirement of the high-speed device are significant tasks to implant high k dielectrics to the next VLSI generation.

# 2.2.2 Processing and Thermal Budgets of high-k material

An ideal gate dielectric would be formed directly on silicon without reacting with the silicon and metal electrode during deposition or subsequent processing at elevated temperatures in a standard CMOS fabrication process. The reaction of the dielectric with silicon during temperature cycles subsequent to deposition is governed by thermodynamics. Hubbard and Schlom performed an extensive theoretical study of thermodynamic stability of binary oxides in contact with silicon [2.10].

Binary oxides that were shown to be thermodynamically stable on silicon included  $Y_2O_3$ ,  $ZrO_2$ ,  $HfO_2$  and  $Al_2O_3$ . Dielectrics such as TiO2 and Ta2O5 are not thermodynamically stable on silicon and thus form an interfacial layer [2.10]-[2.11]. Interaction of the dielectric with the polysilicon or metal gate electrode is also a large

concern.

Although a dielectric may be thermodynamically stable in contact with silicon, an interfacial layer can still form during its deposition. Many materials that are stable on silicon, such as  $HfO_2$  and  $ZrO_2$ , are efficient diffusers of oxygen so that post-deposition annealing in an oxidizing ambient can also cause the formation of an interfacial layer [2.12]. Such an interfacial layer has been identified as a silicon oxide or a silicate. It has been reported that  $NH_3$ -based interfacial layer can be effective in suppressing the diffusion of  $O_2$  and the subsequent growth of silicon oxide [2.13]. In some studies it has been shown that a silicate interfacial layer can be beneficial in reducing interface trap density and improving reliability [2.14].

The formation of an interfacial oxide layer during deposition is dependent on kinetics and the relative reaction rates between the oxidation of silicon and the deposition of high- $\kappa$  material, which is extremely dependent on the type of deposition process used. Another issue with high temperature annealing is crystallization. Although polysilicon materials may have undesired effects such as grain boundaries and roughness that impact on properties such as leakage current, it has been suggested that materials deposited in a perfectly crystalline form may be desirable [2.15].

#### **2.2.3 Dielectric constant and capacitance**

Approximate  $\kappa$  values for some representative gate dielectrics are shown in Fig. 2-2. These values of  $\kappa$  are very approximate because of the stacked nature of many of the films and of the close relationship of  $\kappa$  to properties such as crystallite and composition that are difficult to measure accurately. Many times, the  $\kappa$  of a bulk crystal is measured and used for the  $\kappa$  of a thin amorphous film of the material.

The capacitance density of a film depends not only on the  $\kappa$  and thickness of the material but also on that of an interfacial oxide layer. Fig. 2-3 shows equivalent oxide thickness for a stacked dielectric comprised of a layer of SiO<sub>2</sub> and a layer of a high- $\kappa$  dielectric. EOT is the equivalent thickness of SiO<sub>2</sub> that would produce the same capacitance-voltage curve as that obtained from an alternate dielectric system. Dielectrics having EOTs as small as 1.0 nm have been developed. In order to achieve small EOTs, the interfacial oxide thickness must be controlled. The  $\kappa$  of the interfacial layer present in many dielectrics has been determined to be higher than that of pure SiO<sub>2</sub>, presumably due to the presence of metal in the interfacial layer [2.11] or silicate formation [2.3].

#### 2.2.4 Bandgap and Tunneling Current

Approximate bandgaps for some of the candidate high- $\kappa$  gate dielectrics are also shown in Fig.2-2. Although bandgap is sometimes determined using optical measurements, the bandgap measured electrically may be different than that measured optically because optical transitions are almost exclusively direct. The electron tunneling current flowing through a dielectric depends not only on bandgap but on barrier height. Although a material may have a large bandgap, the conduction band offset between materials may be small [2.16]. Electrical bandgap tends to decrease with increasing  $\kappa$  resulting in tradeoffs associated with the tunnel current [2.16].

Results also suggest that it is more beneficial to have a material with a lower  $\kappa$ and a barrier height slightly larger than the expected supply voltage, than to have a material with a larger  $\kappa$  and a lower barrier height. This is due to the tunneling current being proportional to the area of the tunnel barrier which depends on the thickness of the material and its barrier height.

For gate dielectric stacks, modeling results indicate that the tunnel current depends strongly on injection polarity due to the asymmetry of the band diagram. Also, an interfacial oxide layer can significantly increase the tunneling current if the electrons tunnel through the oxide layer first [2.17].

Although much of the modeling of current through high- $\kappa$  dielectrics assumed pure tunneling as the mechanism, most dielectrics exhibit some form of trap-assisted current [2.18]. As an example, Fig. 2-4 shows the temperature dependence of leakage current for a PECVD nitride film. The nitride film exhibits the temperature dependence stronger than that expected for pure tunneling, but weaker than the expected for Frenkel-Poole transport, which may suggest the trap-assisted phenomena.

#### **2.3** The Choice of High-κ Dielectrics

#### **2.3.1 Introduction**

New high- $\kappa$  materials that have been extensively discussed range from simple metal oxides like TaO<sub>x</sub> and TiO<sub>x</sub> that benefit from ease of processing to more complex materials such as (Ba,Sr)TiO<sub>3</sub> that have a higher dielectric constant but also present greater processing challenges. Here we extend the scope of materials considered to include new classes of mixed metal oxides that combine the improved dielectric properties of binary and ternary systems with the ease of processing of simple metal oxides. Some of the most exciting materials we have discovered include Ta-Al-O alloys for gate oxides, and we also use it for metal-insulator-metal capacitors.

Amorphous  $TaO_x$  has been used previously [2.19] to extend the scaling of  $SiO_2$ , but been found to crystallize during the rapid thermal anneals (RTA) used for dopant activation and interface state passivation in Si. The crystallites have lateral dimensions comparable to the gate length which can result in excessive surface roughness and fluctuations in threshold voltage. This crystallization transition also results in excessive growth of  $SiO_2$  at the a-TaO<sub>x</sub>/Si (a-TaO<sub>x</sub>: amorphous TiO<sub>x</sub>) and the a-TaO<sub>x</sub>/poly-Si interface (Fig. 2-5) and can lead to deterioration of the gate capacitance (Fig. 2-6).

We have found that the crystallization transition can be suppressed by adding Al or Si to the a-TaO<sub>x</sub> film, as shown in Fig. 2-7. The electrical properties of Ta<sub>1-y</sub>Al<sub>y</sub>O<sub>x</sub> for 0.1 < y < 0.4 are superior to those of undoped TaO<sub>x</sub> (Fig. 2-8) although the dielectric constant is can be reduced (Fig. 2-9). The concentrations of Al required to improve the thermal stability and electrical properties should not significantly effect the dielectric constant.





Fig. 2-1. Schematic of important regions of a field effect transistor gate

stack [2.20].



| Material         | Dielectric constant $(\kappa)$ | Band gap $E_G$ (eV) | $\Delta E_C$ (eV)<br>to Si |
|------------------|--------------------------------|---------------------|----------------------------|
| SiO <sub>2</sub> | 3.9                            | 8.9                 | 3.2                        |
| $Si_3N_4$        | 7                              | 5.1                 | 2                          |
| $Al_2O_3$        | 9                              | 8.7                 | 2.8ª                       |
| $Y_2O_3$         | 15                             | 5.6                 | 2.3ª                       |
| $La_2O_3$        | 30                             | 4.3                 | 2.3ª                       |
| $Ta_2O_5$        | 26                             | 4.5                 | 1 - 1.5                    |
| TiO <sub>2</sub> | 80                             | 3.5                 | 1.2                        |
| $HfO_2$          | 25                             | 5.7                 | 1.5ª                       |
| $ZrO_2$          | 25                             | 7.8                 | 1.4ª                       |

Fig. 2-2. Comparison of relevant properties for high-κ candidates [2.20].





Fig. 2-3. EOT for a stacked dielectric comprised of a high-κ dielectric and SiO<sub>2</sub> [2.21].



Fig. 2-4. Gate current density for a film at several measurement temperatures [2.21].



Fig. 2-5. TEM cross section of 7 nm  $Ta_2O_5$  on silicon. The 2.0 nm film is

4000

a SiTa<sub>x</sub>O<sub>y</sub> interfacial region [2.22].


Fig. 2-6. Reduction of gate capacitance due to formation of  $SiO_2$  interfacial layer after 800°C crystallization [2.22].





Fig. 2-7. Crystallization temperature of Ta-M-O as a function of Al, Si, or Ge content. A very strong increase in T<sub>x</sub> with Al content is observed [2.22].



Fig. 2-8. Current-voltage relations for Ta-Al-O showing the improvement of electrical properties of  $Ta_2O_5$  with addition of Al [2.22].





Fig. 2-9. Dielectric constant of Ta-Al-O as a function of Al concentration in the sputtered films [2.22].

To a s to

### Chapter 3

# Experimental Procedure of High-к MIM Capacitor with Al doped TaO<sub>x</sub> Dielectrics

#### 3.0 Microwave Layout Rules for On-wafer Measurement

Mechanical

#### **1. GSG Configuration**

Metal pads must be laid out with ground-signal-ground (GSG) probe configuration as

shown in Fig. 3-1.

#### 2. Pad Pitch :



center-to-center pad pitch of 150 µm as shown in Fig. 3-2.

#### 3. Pad Size

The minimum pad size is  $50\mu$ m × 50  $\mu$ m as shown in Fig. 3-2.

#### 4. Passivation Window

The minimum passivation window size is  $96\mu m \times 96 \mu m$ . The passivation window must be larger than the probe contact. If the pad metalization is above the final

passivation layer, this rule does not apply.

#### 5. Parallel-Row Pad Spacing

The minimum center-to-center pad spacing between facing probes is 150  $\mu$ m as shown in Fig. 3-2. Note that this spacing is based on the assumption of 750  $\mu$ m of probe vertical overtravel.

#### 6. Pad Height Variation

The minimum pad height variation in a row of pads contacted by one probe is  $0.5 \mu m$ .

#### 7. Planarity Requirements

The maximum overall planar deviation of a row of pads contacted by one probe, with respect to the backside of the substrate is 2/1000.

#### • Electrical

#### **Maximum Rated Current**



The maximum dc current in port 1 is 0.1 ampere while that in port 2 is 0.5 ampere and

the maximum dc current per contact is 0.5 ampere.

#### **3.1 The Fabrication Process Flow of Al doped TaO<sub>x</sub> MIM Capacitors**

The MIM capacitors were fabricated using 4-in p-type or n-type Si wafers. To integrate the high- $\kappa$  capacitors into VLSI backend process, we started with 500 nm isolation oxide deposition on Si wafers by Wet Oxide furnace. The bottom electrode of MIM capacitor was formed by Electron-gun (E-gun) on the isolation oxide using Pt/Ti (Pt/Ti = 90nm/10nm) bi-layer metals as shown in Fig. 3-3. The bottom electrode

was also patterned using Lift-off technology to form the coplanar transmission line for measurement. A plasma-enhanced chemical vapor deposition (PECVD) RF passivation oxide was deposited for isolation and followed by patterning the active capacitor region as shown in Fig. 3-4. Then high- $\kappa$  Al doped TaO<sub>x</sub> was formed by depositing Al and Ta (Al:Ta = 1:8) metals on Pt electrode followed by oxidation at 400 °C [3.1] for 45 min and subsequent annealing for 15 min. The above process fits well the low thermal budget requirement of current VLSI backend integration. Various different thicknesses from 11.5 to 25.5 nm are formed and confirmed by ellipsometer measurement. The reason for doping  $AlO_v$  into  $TaO_z$  is to preserve the merit of good MIM capacitor integrity by adding Al<sub>2</sub>O<sub>3</sub> dielectric. Addition of Al<sub>2</sub>O<sub>3</sub> [3.2] to Ta<sub>2</sub>O<sub>5</sub> reduces the leakage current, although this results in a slightly lower 411111  $\kappa$ -value [3.3]-[3.4]. Then via hole was patterned shown in Fig. 3-5. Finally, Al metal was deposited on high-k dielectrics followed by patterning to form the top electrode of MIM capacitor and coplanar transmission line for RF measurements shown in Fig. 3-6. The typical MIM capacitor area is 50  $\mu$ m  $\times$  50  $\mu$ m. Fig. 3-7 and Fig. 3-8 show the MIM capacitor cross-section view and layout view, respectively.

The detailed fabrication process flow is listed as follows :

1. (100) orientation n-type or p-type Si wafer.

2. Initial cleaning (RCA clean).

- 3. Thermal wet oxidation at 1036 °C to grow 500 nm thermal SiO2 in furnace.
- Depositing Pt/Ti (Pt/Ti = 90nm/10nm) bi-layer metals, Ti first, by E-gun, then employing Lift-off technology.
- A PECVD passivation oxide 100nm was deposited for isolation and followed by patterning the active capacitor region.
- 6. Then high- $\kappa$  Al doped TaO<sub>x</sub> was formed by depositing Al and Ta (Al:Ta = 1:8) metals on Pt electrode.
- Following by oxidation at 400 °C for 45 min and subsequent annealing for 15 min in furnace.
- 8. Then via hole was patterned.



#### 3.2 The Measurement of Al doped TaO<sub>x</sub> MIM Capacitors

The high-κ MIM capacitors were characterized using an HP4284A precision LCR meter from 10 KHz to 1 MHz. Above 1 MHz the S-parameters (Fig. 3-9) were measured using an HP8510C network analyzer (from 200 MHz to 20 GHz). Additional "OPEN" dummy device [3.5] shown in Fig. 3-10 were measured to de-embed the parasitic capacitance in the RF layout of the MIM capacitor. A similar method was used for RF noise analysis in 0.18 to 0.13  $\mu$ m MOSFETs [3.6]. So the measured S-parameters were de-embedded from a dummy device and the RF frequency capacitance plus parasitic parameters were extracted using an equivalent circuit model shown in Fig. 3-11. The parasitic pad, series inductor and resistor in transmission line are de-embedded from a same line length through transmission line [3.7]-[3.8].

### 3.3 De-embedding Theory

When circuits or devices work at high frequencies, many parasitic effects will happen. For example, a signal applied on one metal line, the potential of this metal line at any point is equal if the wavelength of signal is long enough, compared with metal line. But the potential of the metal line at any potential will be different when the wavelength of signal can compare with the metal line or shorter, i.e. high frequency signal. Hence, a metal line was regarded as a resistor at low frequency or resistor plus parasitic inductance and capacitance parameters at high frequency in an equivalent circuit model. In order to measure this MIM capacitance, we must layout additional probe pads and signal lines for measurement. However, these added potions will generate additional parasitic effects. So we must de-embed these parasitic parameters to get the intrinsic high frequency capacitance. Fig. 3-12 shows the equivalent circuit of a RF MIM capacitor device at high frequency.

As devices were measured approach microwave frequency, we can not directly measure the lump circuit components, like RLC (resistance, inductance and capacitance), because of parasitic effects. Scattering-parameters (S-parameters) were obtained in general [3.9]. According to microwave theorem [3.9], we can transform the S-parameters into an equivalent circuit model to extract the component that we want.

Among added portions for measurement, the parasitic capacitance effects dominate in probe pads. We can transform both of the measured S-parameters of MIM capacitors and "OPEN" dummy device into admittance parameters (Y-parameters). Then we de-embed the parasitic capacitance effects form the MIM capacitor by  $Y_{MIM}$ - $Y_{OPEN}$ . So we can get the de-embedded S-parameters from the transformation of de-embedded Y-parameters. We have de-embedded the parasitic shunt capacitance effects due to the probe pads of MIM capacitor. Then, we use an equivalent circuit method to simulate the de-embedded S-parameter shown in Fig. 3-9 to extract each components of the equivalent circuit model shown in Fig. 3-11 by Series IV. From this, we can obtain the RF capacitance of MIM capacitor.





| Yinnoo/Leycen Roking BXSRogreep00 loget                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <sup>si</sup> 5000A oxide | Pt/Ti P/R  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | substrate                 | substrate  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Û 🕅                       | 🚶 Lift-off |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | P/R                       | Pt/Ti      |
| mouse L: mouseSingleSelectPt M: mousePopUp() R:hiSoomAbsoluteScale(h<br>>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | substrate                 | substrate  |
| and the second se | Million .                 |            |

Fig. 3-3. Mask #1 (bottom electrode) of layout and process flow of the RF MIM capacitor.





ALL DE



Fig. 3-6. Mask #4 (upper electrode) of layout and process flow of the RF MIM capacitor.



substrate





Fig. 3-8. The RF MIM capacitor layout view.



Fig. 3-9. Measured and simulated scattering parameters of 2.0 and 2.4 nm EOT Al doped  $TaO_x$  MIM capacitors.



Fig. 3-10. The "OPEN" dummy structure for the device under test (DUT) modeled in the shunt configuration.



Fig. 3-11. The equivalent circuit model and numerical values of elements for capacitor simulation at RF regime.





Fig. 3-12. The equivalent circuit model of MIM capacitor at RF regime.



### **Chapter 4**

# The Characteristics of High-κ MIM Capacitor with Al doped TaO<sub>x</sub> Dielectrics

#### **4.1 Capacitor Characteristics**

For precision analog circuit applications, the MIM capacitors need to be useful over wide range of frequencies. To further study the RF frequency characteristics, we have measured the S-parameters up to 20 GHz. Fig. 4-1 shows the measured (de-embedded) and modeled S-parameters for AI doped TaO<sub>x</sub> MIM capacitors, where the modeled data is from the equivalent circuit model shown in Fig. 4-2. The R<sub>s</sub>, L<sub>s</sub>, R<sub>p</sub>, and C in the model are the parasitie series resistor, series inductor, parallel resistor, and capacitor, respectively. Good agreement between measured and modeled data is obtained that suggesting the good accuracy of physically based equivalent circuit model for both capacitors with different thickness, which can be used for capacitance extraction.

The capacitance values were measured directly using the LCR meter from 10 KHz to 1 MHz and calculated from the measured (de-embedded) S-parameters up to 20 GHz using the equation [4.1]:

$$\frac{\Delta C}{C} = \frac{Z_0 (2 + Z(C)/Z_0)^2}{2R_p^2} j\omega C^2 (R_p + 1/j\omega C)^2 \Delta(S_{21})$$
(1)

$$Z(C) = R_{s} + j\omega(L_{s1} + L_{s2}) + \frac{R_{p} / j\omega C}{R_{p} + 1 / j\omega C}$$
(2)

$$S_{21} = \frac{2}{2 + Z(C)/Z_0} \tag{3}$$

We can use the equation (1) to derive the capacitance densities at different frequencies. Z(C) in equation (2) is the total impedance in the equivalent circuit model of Fig. 4-2 and  $Z_0$  is the characteristic impedance of transmission line. The RF frequency  $\Delta C/C$  in equation (1) is obtained by differentiating the measured  $S_{21}$  in equation (3), where shows the relation between the  $S_{21}$  and total impedance Z(C). Fig. 4-3 shows that the derived  $\Delta C/C$  decreases rapidly with increasing frequency, which is advantageous for high frequency analog/RF circuits.

Figs. 4-4 and 4-5 show the C-V characteristics and  $\Delta$ C/C for Al doped TaO<sub>x</sub> MIM capacitors with physical thickness of 11.5 and 14.0 nm, respectively. Capacitance densities at RF regime have been extracted in pervious work using equivalent modeling circuit fitting from measured S-parameters [4.2]-[4.4] and are also plotted in the figure. At 100 kHz frequency, high capacitor density of 17 and 15  $fF/\mu m^2$  are measured for 11.5 and 14 nm respectively, and a  $\kappa$  value of 22 is obtained for doped TaO<sub>x</sub> dielectrics. The equivalent-oxide thickness Al (EOT.  $t_{eq} = \kappa_{ox} t_{high-\kappa} / \kappa_{high-\kappa}$  values for these high-density capacitors are calculated to be 2.0 and 2.4 nm for 11.5 and 14.0 nm physical dielectric, respectively. Fig. 4-6 shows the J-V characteristics of Al doped TaO<sub>x</sub> MIM capacitors. The asymmetrical J-V and breakdown voltages under positive and negative bias are due to the different work function of top Al and bottom Pt electrodes. The leakage current is increased by trading off the increasing capacitance density, and values of  $4.5 \times 10^{-7}$  and  $8.9 \times 10^{-7}$ A/cm<sup>2</sup> are measured at -2 V for respective EOT of 2.4 and 2.0 nm. The leakage current,  $8.9 \times 10^{-7}$  A/cm<sup>2</sup>, is low enough for circuit applications. This arises because the high capacitor density requires using only a small area. This is shown by the small leakage current of  $5.2 \times 10^{-12}$  A of a large 10 pF capacitor, which is even smaller than the leakage current of a 0.13-µm MOSFET [4.5]. Note that  $\Delta$ C/C in Fig. 4-3 decreases with increasing frequency. This is an advantage at the high operational frequencies of analog/RF circuits.

Fig. 4-7 shows the frequency dependence of both the capacitance and Q-factor for high- $\kappa$  Al doped TaO<sub>x</sub> MIM capacitors. Below 1 MHz, the Q-factor was derived from the measured loss tangent using 1/tan $\delta$ . At higher frequencies an equivalent circuit model was used to determine the C value and the Q-factor from the measured S-parameters.

Only a small capacitance reduction (5%) occurs from 10 KHz to 10 GHz, which is attractive for RF applications. The Q-factor increase up to  $\sim 8$  GHz is due to the resonance of the MIM capacitor with a parasitic inductor. The relatively low resonant frequency of  $\sim 8$  GHz arises from the very large capacitance (42.5 pF) and the residual inductance, even after de-embedding. A Q-factor of ~ 40 before resonance for the 17  $fF/\mu m^2$  capacitors is a desirable characteristic. The high capacitance density, low leakage current, small frequency dependence and good Q-factor for these Al doped TaO<sub>x</sub> MIM capacitors are useful and important for analog and RF circuit applications.

# 4.2 The Normalized Capacitance Variation ΔC/C and Voltage Coefficient of Capacitance VCC

To further study the frequency dependence of  $\Delta C/C$  and related quadratic VCC ( $\alpha$ ), we have plotted  $\Delta C/C$  and  $\alpha$  as a function of frequency in Fig. 4-8. The relation between  $\alpha$  and  $\Delta C/C$  is expressed in the following equation:

$$\frac{\Delta C}{C} \times 10^6 = \left[\frac{C(V) - C(0)}{C(0)}\right]_{ppm} = \alpha V^2 + \beta V$$
(4)

The  $\beta$  is the linear VCC, which is less important than  $\alpha$  by using circuit cancellation method [4.6]. Again, the  $\Delta$ C/C and  $\alpha$  decrease monotonically with increasing frequency. Small  $\Delta$ C/C  $\leq$  120 ppm and  $\alpha \leq$  280 ppm/V<sup>2</sup> are obtained with increasing frequency into GHz regime indicating that the high- $\kappa$  MIM capacitors can be used for precision circuits with GHz operation frequency. Such high frequency is required since the operation speed of MOSFET continuously increases with device scaling down and the commercially available CPU circuit is already several GHz. We have also plotted the  $\Delta C/C$  and  $\alpha$  as a function of 1/C (or equivalent to t<sub>d</sub> since  $1/C=t_d/\epsilon_0\kappa$ ) in Fig. 4-9. Both  $\Delta C/C$  and  $\alpha$  decrease with increasing frequency similar to the trend shown in Fig. 4-8. In addition, the  $\Delta C/C$  and  $\alpha$  decrease with increasing  $\ln(1/C)$  or  $\ln(t_d)$  regardless the using different high- $\kappa$  dielectrics [4.7]. Although the detailed physics to explain such dependence is still under investigation, possible reason may be related to the leakage current through dielectric and/or carrier trapping or de-trapping inside the high- $\kappa$  dielectric.

#### 4.3 The Temperature Coefficient of Capacitor TCC

In additional to the requirement of small  $\Delta C/C$  and  $\alpha$  dependence on voltage, the small TCC is another important factor for precision analog circuit application. Figs. 4-10 and 4-11 show the respective  $\Delta C/C$  versus temperature and TCC of the Al doped TaO<sub>x</sub> capacitors at different frequencies with two different dielectric thicknesses of 3.3 and 4.8nm EOT. The temperature dependent  $\Delta C/C$  decreases with increasing frequency that is consistent with the decreasing trend in Fig. 4-8. The  $\Delta C/C$  in both high- $\kappa$  capacitors increases with increasing temperature that shows the same trend with other dielectric capacitors published in the literature [4.8].

We have further plotted the TCC as a function of 1/C (or equivalent to  $t_d$ ) in Fig. 4-12 from the measured temperature dependence on  $\Delta$ C/C. The TCC is also higher at thinner thickness and decreases monotonically with increasing frequency from 10 kHz

to 1 MHz. It is noticed that the TCC in both high- $\kappa$  dielectrics decreases rapidly with increasing ln(1/C), and the extrapolated data is close to previous TCC data of HfO<sub>2</sub> [4.7] at the same 1/C. Such exponential dependence of TCC on 1/C or t<sub>d</sub> is similar to the dependence of  $\Delta$ C/C and  $\alpha$  on ln(1/C) in Fig. 4-9. Although the physical meanings are currently under study, possible reason may still be related to the leakage current through dielectric and/or carrier trapping or de-trapping inside the high- $\kappa$  dielectric due to their temperature dependence in physics.





Fig. 4-1. Measured and simulated scattering parameters of 2.0 and 2.4 nm EOT Al doped TaO<sub>x</sub> MIM capacitors at RF regime.



Fig. 4-2. The equivalent circuit model and numerical values of elements for capacitor simulation at RF regime.





Fig. 4-3. The  $\Delta C/C$  of Al doped TaO<sub>x</sub> MIM capacitors as a function of frequency. It is notice that the  $\Delta C/C$  decrease with increasing frequency.



electrode. Measured area is 50mm × 50mm.



Fig. 4-5. C-V and  $\Delta$ C/C-V characteristics of MIM capacitors 2.4 nm EOT Al doped TaO<sub>x</sub> dielectrics at different frequencies from 10 KHz to 10 GHz. The voltage is applied to the bottom Pt electrode. Measured area is 50mm × 50mm.



to the different bottom Pt and top Al electrodes.



Fig. 4-7. The frequency dependent capacitance and Q-factor of 2.0 and 2.4 nm EOT Al doped TaO<sub>x</sub> MIM capacitors.



Fig. 4-8. The  $\Delta C/C$  and a of Al doped TaO<sub>x</sub> MIM capacitors as a function of frequency. It is notice that the  $\Delta C/C$  and a decrease with increasing frequency.




Fig. 4-10. The  $\Delta C/C$  as a function of temperature of Al doped TaO<sub>x</sub> MIM capacitors.





Fig. 4-12. The TCC of Al doped  $TaO_x$  MIM capacitors as a function of 1/C. TCC decreases monotonically with ln(1/C).

# **Chapter 5**

## The Theorem of the Variation of Dielectric Constant

#### **5.1 Introduction of Free-carrier Relaxation**

After recalling the background of Debye's relation for dipole relaxation, we give a detail presentation for the derivation of the complex dielectric constant due to the contribution of space charges that made of free carriers able to move between blocking electrodes. Then we propose experimental tests of the model to discuss the formal analog between the relaxation of a collection of permanent dipoles and that of space charges.



#### 5.2 Debye Formula

Dipole relaxation within the meaning of Debye is a purely viscous process without elastic forces of recovery. A typical equation for such a phenomenon is, for example, that which describes the speed v of a particle of mass m after the application of a constant force F in a viscous medium. Exerting a friction force fv on the particle to move:

$$m\frac{dv}{dt} = F - fv \tag{1}$$

If the particle, having charge Q, is in a field E, then the force F is qE. The relation

(1) can be written in the form:

$$\frac{dv}{dt} = \frac{v_s - v}{\tau} \tag{2}$$

where  $\tau = m/f$  and  $v_s$  is the speed limit (static)  $v_s = F/f$  taken by the particle. By analogy, we can write for polarization by P<sub>or</sub>, orientation of whole dipoles in thermal balance:

$$\frac{dP_{or}}{dt} = \frac{1}{\tau} [P_s - P_i - P_{or}(t)]$$
(3)

here,  $\tau$  indicates the dipolar relaxation time,  $P_s$  is the end value (static) of polarization in a continuous-current field and  $P_i$  is the initial value which corresponds to quasi-instantaneous polarization due to the dependent electrons and ions ( $P_{or} \rightarrow P_s - P_i$ in a constant field).

Let us imagine now that the particles (or, by analogy, dipoles) are in an alternate

field of the form:

$$E = E_0 \ e^{i\omega t} \tag{4}$$

In alternative mode, all the variables, and in particular polarization by  $P_{or}$  orientation, oscillate sinusoidal with the pulsation  $\omega$ , so that we can write:

$$P_{or}(t) = \left| P_{or} \right| \ e^{i\omega t} \tag{5}$$

We can directly obtain (if not rigorously) the formula of Debye while replacing in (3)  $dP_{or}/dt$  by his value i $\omega P_{or}$  drawn from (5):

$$i\omega\tau P_{or} = P_s - P_i - P_{or} \tag{6}$$

We derive that:

$$P_{or}(\omega) = \frac{P_s - P_i}{1 + i\omega\tau} \tag{7}$$

so that the total polarization  $P(\omega)$ , sum of instantaneous polarization  $P_i$  and the polarization of  $P_{or}$ , is written:

$$P(\omega) = P_i + \frac{P_s - P_i}{1 + i\omega\tau}$$
(8)

By admitting that the local field of the dipoles is equal to the field applied. One

has, by definition of the permittivities:

$$P^*(\omega) = (\varepsilon^* - \varepsilon_0)E \tag{9}$$

$$P_{i}(\omega) = (\varepsilon_{\infty} - \varepsilon_{0})E$$
(10)
and
$$P_{s}(\omega) = (\varepsilon_{s} - \varepsilon_{0})E$$
(11)

so that the relation (8) becomes:

$$\varepsilon^*(\omega) = \varepsilon_{\infty} + \frac{\varepsilon_s - \varepsilon_{\infty}}{1 + i\omega\tau}$$
(12)

the relation (12) is the famous formula of Debye.

### 5.3 Polarization by Space Charges

In the traditional treatments of the interfacial polarization of the Maxwell-Wagner type, one admits that the movement of the instantaneous charges in material does not affect the uniform distribution of the field. In fact, the changes accumulate in the electrodes, in which they discharge more or less easily. It results from the gradients of concentration which tend to be opposed to accumulation. Briefly, the model treated initially by Mac Donald [5.1], who makes the following assumptions:

- 1. The material contains completely ionized fixed centers (for example, energy levels of impurities very close to the conduction band) and, mobility  $\mu$  of free electrons in equal concentration.
- 2. The electrodes are completely blocking so that the current of electrons at the balance of the electrodes ( $x = \pm d$ ) are null.

In the absence of field applied, the free electrons, uniformly distributed in the sample, compensate for the load of the positive ionized centers everywhere, so that the sample is neutral. In the presence of a continuous-current field applied, the electrons are distributed in the sample under the combined action of the field and the diffusion which tends to be opposed to their accumulation to the electrodes.

If  $\rho(x)$  is the density of charge to balance with depth x in the sample index, average polarization is written:

$$P = \sum p \tag{13}$$

$$P = \frac{1}{2d} \int_{-d}^{d} x \rho(x) \, dx \tag{14}$$

If the direction of the field applied is then reversed, the electrons are distributed again

and the situation develops towards a new balance where  $\rho'(x) = -\rho(x)$ . Therefore, the new macroscopic dipole and polarization are opposed to the precedent.

We thus attend a phenomenon similar to a dipolar relieving of Debye type, occurring in a sample that becomes from initially homogeneous (statistically) to heterogeneous under the action of the field. This is represented on figure 5-1.

#### 5.4 Calculation of Polarization into Alternative Field

Following, we will study the dynamic balance of the system when the sample is subjected to an alternate field of pulsation  $\infty$  and rather low amplitude so that the system remains linear, and consequently that the variables (time and space) are separable. In fact, it is more about a limit on the tension applied (at ordinary temperature).

We concern for the uniform concentration  $n_0$  and their mobility  $\mu$  of free electrons (and centers) in the absence of alternating field. Under the terms of the assumptions, the total number of electrons per unit area of the sample, thickness 2d, is equal to  $2dn_0$  in the presence of the alternate field.

That is to say:

$$E_a = A_a e^{i\omega t} \tag{15}$$

the alternate field applied, whose amplitude  $A_a$  assumes lower than KT/2. The

concentration of charge at *x*-coordinate *x* is not very different from  $n_0$ , so that the difference  $n - n_0$  oscillates with the pulsation  $\omega$  and we can write:

$$n(x,t) = n_0 + v(x) e^{i\omega t}$$
 (16)

In the same way, the potential V(x,t) and the field E(x,t) take the respective forms:

$$V(x,t) = \varphi(x) \ e^{i\omega t} \tag{17}$$

and

$$E(x,t) = A(x) e^{i\omega t}$$
(18)

Of course, the factors v(x),  $\varphi(x)$  and A(x) are complex quantities. The complex permittivity  $\varepsilon^*(\omega)$  of the sample is by definition:  $\varepsilon^* = \varepsilon + \frac{P(\omega)}{A_a}$  (19)

where polarization P, defined by (14), results from the excess of density v(x), given by

Calculation of v(x) is the current of particles and the number of charges crossing to *x*-coordinate *x*, by unit time, unit area of the *x*-plane. It is the sum of the drift current nµE and the diffusion current --  $D\nabla$  n:

$$j(x,t) = -\mu n \frac{\partial V}{\partial x} - D \frac{\partial n}{\partial x}$$
(20)

so that the conservation equation:

$$\frac{\partial n}{\partial t} = -\frac{\partial j}{\partial x}$$

becomes

$$\frac{\partial n}{\partial t} = \mu \frac{\partial}{\partial x} \left( n \frac{\partial V}{\partial x} \right) + D \frac{\partial^2 n}{\partial x^2}$$
(21)

While introducing the values of n and V into (21), given from (16) and (17) respectively, we can obtain:

$$i\omega v = \mu n_0 \frac{d^2 \varphi}{dx^2} + D \frac{d^2 v}{dx^2} + \mu \frac{d}{dx} (v \frac{d\varphi}{dx}) e^{i\omega t}$$
(22)

Since v is small compared with  $n_0$ , the third term of the member of right-hand side of (22) is negligible compared with the first two terms. In addition, the Poisson's equation is written here:

$$\frac{d^2\varphi}{dx^2} = -\frac{e}{\varepsilon}v \tag{23}$$

and, while combining (23) with the simplified equation (22), we can obtain:

$$(i\omega + \frac{\mu e n_0}{\varepsilon})v = D\frac{d^2 v}{dx^2}$$
(24)

Then we regard  $\mu en_0/\epsilon = \sigma/\epsilon$  as the reverse of the relaxation time  $\tau$  of material, (24) is

written in the form:

$$\frac{d^2 v}{dx^2} = \frac{1 + i\omega\tau}{D\tau} v \tag{25}$$

By using the variable complexes reduced:

$$X = \sqrt{\frac{1 + i\omega\tau}{D\tau}} x = \frac{Z}{L} x$$

where  $Z = (1+i\omega\tau)^{1/2}$  and  $L = (D\tau)^{1/2}$  is the length of Debye,

$$\frac{d^2v}{dX^2} = v \tag{26}$$

This equation has as a general solution:

$$v = v_1 e^X + v_2 e^{-X}$$

but the conservation of the instantaneous charges implies:

$$\int_{-d}^{d} v(x) \ dx = 0$$

It indicates  $v_2 = -v_1$ , so that the solution physically acceptable for v(x) is:

$$v(x) = 2 v_1 \sinh(\frac{Z}{L}x) = 2 v_1 \sinh X$$
 (27)

By integrating (23), we can obtain:

$$A(x) = \frac{2ev_1 L}{\varepsilon Z} \cosh X + A_0$$
(28)

and the constant A<sub>0</sub> results from the boundary condition imposed by the potential

applied:

applied:  

$$\int_{-d}^{d} A(x) \, dx = 2A_{a}d$$
which is written:

$$\frac{2ev_1}{\varepsilon}(\frac{L}{Z})^2\sinh Y + A_0 d = A_a d$$
<sup>(29)</sup>

where we posed:

$$Y = X(d) = (\frac{d}{L}) Z =$$
  
=  $\frac{\delta}{\sqrt{2}} [(\sqrt{1 + \omega^2 \tau^2} + 1)^{\frac{1}{2}} + i(\sqrt{1 + \omega^2 \tau^2} - 1)^{\frac{1}{2}}]$ 

was left that (28) takes the form:

$$A(X) = A_a + \frac{2edv_1}{\varepsilon} (\cosh X - \frac{\sinh Y}{Y})$$
(30)

Finally,  $v_1$  can be obtained by writing that the current of particles in x = d (X = Y)

is null, since the electrodes are blocking:

$$n\mu A(Y) - D\frac{Z}{L} \left(\frac{dv}{dX}\right)_Y = 0 \tag{31}$$

Taking (27) and (30) into account, (31) is written:

$$A_a + \frac{2edv_1}{\varepsilon} (\cosh Y - \frac{\sinh Y}{Y}) = \frac{2DZv_1}{n\mu L} \cosh Y$$
(32)

By remembering that  $n \sim n_0$  and using the written accounts above between L, D,

 $\mu$  and n, (32) takes the form:

$$A_a = \frac{2ev_1}{\varepsilon} \left[ (LZ - \frac{L}{Z})\cosh Y + \frac{L}{Z}\frac{\sinh Y}{Y} \right]$$
(33)

and like  $LZ - L/Z = i\omega \tau L/Z$ , the relation above gives v<sub>1</sub>, and consequently:

$$v(x) = 2v_1 \sinh X = \frac{\varepsilon Z A_a}{eL} \frac{\sinh X}{i\omega\tau \cosh Y + \sinh Y/Y}$$
(34)

Consequently, the polarization given by (14) becomes:

$$P(\omega) = \frac{\varepsilon A_a}{Y} \frac{\int_0^Y X \cosh X \, dX}{i\omega\tau \cosh Y + \sinh Y/Y}$$
(35)

After integration of the numerator:

$$P(\omega) = \varepsilon A_a \frac{\cosh Y - \sinh Y/Y}{i\omega\tau \cosh Y + \sinh Y/Y}$$
(36)

While returning to the definition of  $P(\omega)$  (19), we have finally obtained:

$$\varepsilon^* = \varepsilon \frac{1 + i\omega\tau}{i\omega\tau + \tanh Y/Y}$$
(37)

The relation (37) was extended by Meaudre and Mesnard [5.2]-[5.3] if we take account of the existence of traps in material. Y must be modified.

#### 5.5 Distribution of the Field

It results from the relations (31) and (33) that:

$$A(X) = \frac{i\omega\tau\cosh Y + \cosh X}{i\omega\tau\cosh Y + \sinh Y/Y} A_a$$
(38)

The module of A(X) is various with  $\delta$  and  $\omega \tau$ . We observe that for a given value

of  $\delta$ , the field is more distorted (especially close to the electrodes) when  $\omega \tau$  is small.

The following relations give  $\varphi(x)$ , A(x) and v(x):

$$\varphi(x) = -\frac{i\omega\tau X\cosh Y + \sinh X}{i\omega\tau Y\cosh Y + \sinh Y} dA_a$$
(39)

$$A(X) = \frac{i\omega\tau\cosh Y + \cosh X}{i\omega\tau\cosh Y + \sinh Y/Y} A_a$$
(38)

$$v(x) = \frac{\sinh X}{i\omega\tau Y\cosh Y + \sinh Y} \frac{\varepsilon Y^2}{ed} A_a$$
(34')  
where X=(x/L)Z.

It results from the preceding formulas that  $\varphi(x)$  and v(x) are dependent using the

relation:

$$\varphi(x) + \frac{ed^2}{\varepsilon Y^2} v(x) = -\frac{i\omega\tau}{i\omega\tau + \tanh Y/Y} xA_a$$
(40)

At low frequency ( $\omega \tau \ll 1$ ), the member of right-hand side of (40) is very small,

so that:

$$\varphi(x) \cong -\frac{ed^2}{\varepsilon Y^2} v(x) \tag{41}$$

With high frequency ( $\omega \tau \gg 1$ ), it becomes comparable with  $xA_a$ . As the field inside the sample is distorted a little at high frequency, we can pose:

$$-xA_a = (1-\eta)\varphi(x)$$

with  $\eta \ll 1$ .

We conclude from it that:

$$\varphi(x) \cong -\frac{ed^2}{\eta \varepsilon Y^2 v(x)} \tag{41'}$$

The relations (41) and (41') show that  $\varphi$  is proportional to v whatever the frequency except in the vicinity of the electrodes.

#### The electrodes are partially blocking. -- If the electrodes are partially

blocking, one can admit that the current with x = d (and, by symmetry, with x = -d) is proportional to the local density of load at the interface:

$$j(d) = \gamma D \frac{v(Y)}{d} = \gamma D \frac{Z}{L} \frac{v(Y)}{Y}$$
(42)

where  $\gamma$  is a coefficient without dimension and characterizing the ability of the electrode blocking [5.4] ( $\gamma = 0$  for a blocking electrode). Then the equation (31)

becomes:

$$n\mu A(Y) - D\frac{Z}{L} \left(\frac{dv}{dX}\right)_Y = \gamma D\frac{Z}{L} \frac{v(Y)}{Y}$$
(43)

While using (27) and (30), and replacing  $v_1$  by v'in these relations, (43)

becomes:

$$A_a + \frac{edv'}{\varepsilon Y}(\cosh Y - \frac{\sinh Y}{Y}) = \frac{DZv'}{n\mu L}(\cosh Y + \gamma \frac{\sinh Y}{Y})$$

then

$$A_a = \frac{eLv'}{\varepsilon Z} [i\omega\tau\cosh Y + (\gamma Z^2 + 1)\frac{Y}{\sinh Y}]$$
(44)

We define  $v'(x) = v'\sinh x$ :

$$v'(x) = \frac{\varepsilon Z A_a}{eL} \frac{\sinh X}{i\omega\tau \cosh Y + (\gamma Z^2 + 1)\sinh Y/Y}$$
(45)

Having v(x), we can obtain  $P(\omega)$  like the work previously we do and find  $\varepsilon^*$ :

$$\varepsilon^{*}(\omega) = \varepsilon \frac{(1 + i\omega\tau)(1 + \gamma \tanh Y / Y)}{i\omega\tau + [(1 + i\omega\tau)\gamma + 1)]\tanh Y / Y}$$
(46)

Therefore, we have obtained the useful equations (37) and (46) to analyze the

frequency-dependent permittivity  $\boldsymbol{\epsilon}^{*}$  in the next chapter.





Fig. 5-1. Switching of the macroscopic dipole by reversal of the applied field.



# **Chapter 6**

# The Unified Understanding and Prediction of High-κ Al doped TaO<sub>x</sub> Metal-Insulator-Metal Capacitors

#### **6.1 Introduction**

In MIM capacitors, one of the great challenges is to achieve small voltage coefficient of capacitance (VCC). Though experimental results of VCC variation such as thickness effects have been reported [6.1]-[6.6], the mechanism of VCC dependence remains unclear. Here we present a unified understanding of voltage based on the free carrier injection model. And the model can also be used to understand other high- $\kappa$  materials. So we will use this model to characterize the high- $\kappa$  Al doped TaO<sub>x</sub> and compare with the most popular high- $\kappa$  HfO<sub>2</sub>.

#### 6.2 The Free Carrier Injection Model

Fig. 6-1 shows the free carrier injection model, which attributes capacitance variation to injected carriers [6.7]. The excess charges in the insulator layer will follow the alternating signal with a relaxation time ( $\tau$ ) that depends on the mobility of carrier ( $\mu$ ), excess carrier density (n), and dielectric constant ( $\varepsilon$ ). A higher relaxation time means the carriers are more difficult to follow the alternating signal. Fig. 6-2 (a)

and (b) show the leakage current of 11.5 nm Al doped  $TaO_x$  and 30 nm HfO<sub>2</sub> MIM capacitors [6.3], respectively. Fig. 6-3 (a) and (b) show that the model fits very well with measured C-V curve of Al doped  $TaO_x$  and HfO<sub>2</sub> MIM capacitors, respectively.

#### **6.3 Thickness Dependence**

Fig. 6-4 (a) and (b) show the linear dependence of carrier concentration pre-factor ( $n_0$ ) of Al doped TaO<sub>x</sub> and HfO<sub>2</sub> MIM capacitors on thickness, respectively. Simulated normalized capacitances ( $\Delta C/C$ ) as a function of voltage with different thickness are shown in Fig. 6-5 (a) and (b). Fig. 6-6 (a) and (b) suggest thickness dependence of quadratic VCC of Al doped TaO<sub>x</sub> and HfO<sub>2</sub> MIM capacitors have a relation of  $\alpha \propto t^{-n}$  shown in Fig. 6-7, which is consistent with the report in [6.6]. This thickness effect is due to E-field reduction with increased thickness. It is also found from Fig. 6-6 (b) that, after accounting the thickness dependence of  $n_0$ , the decreasing of quadratic VCC with thickness is slower, which implies the limitation of high- $\kappa$ materials for analog applications where small VCC is needed.

#### **6.4 Frequency Dependence**

From the model itself, there is no frequency dependence of VCC. To fit the frequency dependence of VCC, the change of mobility at different frequencies need to

be considered. Fig. 6-8 (a) and (b) show the measured quadratic VCC and fitted carrier mobility at different frequencies. It is found that both the quadratic VCC and the fitted carrier mobility decrease with the frequency. Simulated normalized capacitances as a function of voltage at different frequencies are shown in Fig. 6-9. It is believed that the carrier mobility becomes smaller with increasing frequency, which leads to a higher relaxation time and a smaller capacitance variation.

#### 6.5 Stress Induced Voltage Coefficient of Capacitance

Fig. 6-10 and Fig. 6-11 show that, for thick HfO<sub>2</sub> MIM capacitors, both stress induced leakage current and quadratic VCC changes slightly with stress time. In comparison, Fig. 6-12 and Fig. 6-13 show that, for thin HfO<sub>2</sub> MIM capacitors, both the leakage current and quadratic VCC changes quite significantly with stress time. The results imply that both stress induced leakage current (SILC) and the variation of quadratic VCC are correlated to each other. With the increase of stress time, carrier mobility ( $\mu$ ) could be modulated to be smaller by the stress generated traps, and further leads to a higher relaxation time and a smaller capacitance variation.

$$C = \frac{\varepsilon'}{t}$$
  

$$\varepsilon^* = \varepsilon' - j\varepsilon'' = \varepsilon \frac{1 + j\omega\tau}{j\omega\tau + \frac{\tanh(A)}{A}}$$
  
where,  

$$A = \sqrt{\frac{1 + j\omega\tau}{D\tau}} (\frac{t}{2})$$
  

$$D = \mu kT/q$$
  

$$\tau = \frac{\varepsilon}{\mu q n}$$
  

$$r : relaxation time
$$\mu: carrier mobility in
insulator
n': pre-factor of effective
carrier concentration
$$\beta_s: \beta \text{ factor in current}$$
  
emission  

$$T: \text{ temperature}$$
  
t: thickness of insulator  

$$\omega: \text{ frequency } (=2\pi f)$$
  

$$J(E) \propto \exp(\frac{-q\psi_B}{kT})\exp(\frac{\beta_s\sqrt{E}}{2kT})$$$$$$

Fig. 6-1. Free carrier injection model to analyze the frequency-dependent  $\Delta C/C$ .





(b)

Fig. 6-2. The measured and simulated J-V characteristic of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> [6.8] MIM capacitors. The experimental data can be fitted by an emission current model.



(b)

Fig. 6-3. Measured and simulated normalized capacitance of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> [6.8] MIM capacitors as a function of voltage. n<sub>0</sub> and  $\mu$  are extracted by fitting the measured data.



(b)

Fig. 6-4. Dependence of carrier concentration pre-factor of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> [6.8] MIM capacitors on thickness.



(b)

Fig. 6-5. Simulated normalized capacitance as a function of voltage for different thickness of 20, 30, 40, 50, and 60 nm of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> [6.8] MIM capacitors.



(b)

Fig. 6-6. Quadratic VCC of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> [6.8]

MIM capacitors as a function thickness.



Fig. 6-7. Quadratic VCC of high- $\kappa$  Al doped TaO<sub>x</sub> MIM capacitors as a





(b)

Fig. 6-8. Quadratic VCC and fitted carrier mobility of high- $\kappa$  (a) Al doped TaO<sub>x</sub> and (b) HfO<sub>2</sub> [6.8] MIM capacitors as a function of frequency.



Fig. 6-9. Simulated normalized capacitance as a function of voltage for





Fig. 6-10. Stress induced leakage current of thick HfO<sub>2</sub> MIM capacitor





Fig. 6-11. Stress induced quadratic VCC of thick HfO2 MIM capacitor





Fig. 6-12. Stress induced leakage current of thin HfO2 MIM capacitor





Fig. 6-13. Stress induced quadratic VCC of thin HfO<sub>2</sub> film MIM capacitor



# **Chapter 7**

# The Analysis of High-к MIM Capacitor with Al doped TaO<sub>x</sub> Dielectrics

#### 7.1 Reviewing the Work Before

The MIM capacitors were fabricated using high- $\kappa$ Al doped TaO<sub>x</sub> dielectrics described previously, where record high capacitance density of 17 fF/ $\mu$ m<sup>2</sup> was obtained. Fig. 7-1 shows the C-V characteristics as well as the  $\Delta$ C/C values. These data were obtained using an LCR meter from 10 KHz and 1 MHz, and calculated from measured S-parameters for the 1 to 10 GHz range, using

$$\frac{\Delta C}{C} = \frac{Z_0 (2 + Z(C) / Z_0)^2}{2R_p^2} j\omega C^2 (R_p + 1 / j\omega C)^2 \Delta(S_{21})$$
(1)

Fig. 7-2 shows that the  $\Delta C/C$  decreases rapidly with increasing frequency, which is advantageous for high frequency analog/RF circuits.

A free carrier injection model may be used to analyze the frequency dependence of  $\Delta C/C$  [7.1]-[7.2]. The capacitor density is related to real part of the complex dielectric constant ( $\varepsilon'$ ) and thickness (*t*)

$$C = \frac{\varepsilon'}{t} \tag{2}$$

The complex dielectric constant ( $\varepsilon^*$ ) is

$$\varepsilon^* = \varepsilon' - j\varepsilon'' = \varepsilon \frac{1 + j\omega\tau}{j\omega\tau + \frac{\tanh(A)}{A}}$$
(3)

Here A is given by

$$A = \sqrt{\frac{1 + j\omega\tau}{D\tau}} \left(\frac{t}{2}\right) \tag{4}$$

where D is the diffusion coefficient.

The carriers in the MIM capacitor dielectric will follow an alternating signal depending on  $\tau$ , which is related to the carrier mobility ( $\mu$ ) and density (n) by

$$\tau = \frac{\varepsilon}{\mu q n} \tag{5}$$

with *n* derived from the leakage current and is a function of electric field (*E*)



### 7.2 Analysis of the Variation of Capacitance

To examine the field dependence of the carrier density, we first analyze the leakage current. Fig. 7-3 shows the measured and modeled leakage currents. The leakage current of  $\sim 9 \times 10^{-7}$  A/cm<sup>2</sup> at -2 V is low enough for circuit applications, since the capacitor area would be small and high density (17 fF/µm<sup>2</sup>). high. The J-V curve can be fitted accurately using the emission current equation:

$$J(E) \propto \exp(\frac{-q\psi_B}{kT})\exp(\frac{\beta_s\sqrt{E}}{2kT})$$
(7)

Thus the free carrier injection model should be validity in the following analysis.

In Fig. 7-4 we show the measured and calculated  $\Delta$ C/C-V over the 10 KHz to 10

GHz frequency range. In the free carrier injection model, a nearly constant, weak frequency dependent  $\tau$  was used. This assumption is often used when analyzing  $\Delta$ C/C-V data for MIM capacitors [7.1]-[7.2]. Although the agreement between measured and modeled  $\Delta$ C/C-V at 10 KHz and 1 MHz is reasonable, the simulated curve deviates from the data at GHz frequencies and much over-estimates the  $\Delta$ C/C-V decrease.

To fit the measured  $\Delta$ C/C-V over the whole frequency range requires that decreases with increasing frequency. In Fig. 7-5 we show the relaxation time needed to explain the data and the curve

$$\tau = \frac{\varepsilon}{\mu q n} \sqrt{\frac{1}{1 + (f/f_0)^2}}$$

(9)

where  $f_0$  is a constant frequency. Using this variation of  $\tau$  the simulated curves in Fig. 7-6 agree well with the  $\Delta$ C/C-V data. This is due to the fact that in the free carrier injection model, we neglected the contribution of the dipole relaxation to the capacitance. The dipole effects are known to be particular important in ferroelectrics crystals and contribute strongly to the nonlinear dielectric response [7.2] and thus to the  $\Delta$ C/C variations. The contribution of dipole effects can be observed even at infrared frequency, while the free carrier effects become negligible at frequencies higher than about 1 MHz. The frequency dependence of  $\tau$  represented by  $[1+(f/f_0)^2]^{-1/2}$  has the same form as that for a FET's voltage gain [7.3]-[7.4]. This
suggests that the reduction of  $\Delta C/C$  with increasing frequency can be understood simply by similar physics - the injected carriers into the MIM capacitor cannot follow the increasing frequency and cause  $\Delta C/C$  or the transistor's gain to decrease.







Fig. 7-2.  $\Delta C/C$  of Al doped TaO<sub>x</sub> MIM capacitors at different frequencies.



Fig. 7-3. The measured and simulated J-V characteristic of high-k Al doped  $TaO_x$  MIM capacitors. The experimental data can be fitted by an emission current model.



Fig. 7-4. Measured and simulated  $\Delta C/C$ -V data assuming a nearly constant t. Although good agreement is obtained at 10 KHz and 1 MHz, the assumption fails to account for the 1 GHz and 10 GHz data.



Fig. 7-5. Modified carrier relaxation time as a function of frequency using a  $[1+(f/f_0)2]-1/2$  pre-factor.



Fig. 7-6. Measured and simulated  $\Delta C/C$  using the frequency dependent relaxation time shown in Fig. 7-5.

# The Conclusion of High-κ MIM Capacitor with Al doped TaO<sub>x</sub> Dielectrics

#### **8.1 Conclusion**

We have achieved record high 17 fF/ $\mu$ m<sup>2</sup> capacitance density, small 5% capacitance reduction to RF frequency range, small  $\Delta$ C/C  $\leq$  120 ppm at 1 GHz, and low leakage current of 8.9×10<sup>-7</sup> A/cm<sup>2</sup> using high- $\kappa$  Al doped TaO<sub>x</sub> MIM capacitors and processed at 400°C. This high capacitance density with good device integrity can greatly reduce the chip size of RF circuits and be useful for precision circuit application at high frequencies.

We also show the space charge relaxation in the dielectrics and use it to derive the free carrier injection model to describe the frequency-dependence and voltage-dependence of capacitance ( $\Delta C/C$ ) for high- $\kappa$  MIM capacitors.

Although the free carrier injection model can fit well the voltage-dependence of capacitance ( $\Delta$ C/C) for high- $\kappa$  MIM capacitors, the nearly constant relaxation time ( $\tau$ ) assumption can not match the measured fast reduction of  $\Delta$ C/C as frequency increases into GHz regime. We using a modified free carrier injection model with an additional pre-factor to account for the frequency dependence of the relaxation time, good

agreement between the frequency dependence of the measured and modeled voltage dependence of the capacitance,  $\Delta$ C/C-V, has been obtained for high- $\kappa$  Al doped TaO<sub>x</sub> MIM capacitors. This simple model should be helpful in simulations of circuits that include MIM high- $\kappa$  dielectric capacitors.



# Reference

- [1.1] C. H. Huang, C. H. Lai, J. C. Hsieh and J. Liu and A. Chin, "RF noise in 0.18 μm and 0.13 μm MOSFETs," *IEEE Wireless & Microwave Components Lett.* pp. 464-466, 2002.
- [1.2] C. H. Huang, K. T. Chan, C. Y. Chen, A. Chin, G. W. Huang, C. Tseng, V. Liang, J. K. Chen, and S. C. Chien, "The minimum noise figure and mechanism as scaling RF MOSFETs from 0.18 to 0.13 µm technology nodes," in *IEEE RF-IC Symp. Dig.*, pp. 373-376, 2003.
- [1.3] Y. H. Wu, A. Chin, C. S. Liang, and C. C. Wu, "The performance limiting factors as RF MOSFETs scale down," in *Radio Frequency Integrated Circuits Symp.*, 2000, pp. 151-155.
- [1.4] J. W. Lee, H. S. Song, K. M. Kim, J. M. Lee, and J. S. Roh, "The Physical and Electrical Characteristics of Ta<sub>2</sub>O<sub>5</sub> and Physical Vapor Deposited Ru in Metal-Insulator-Metal Capacitors," *J. Electrochem. Soc.*, F56-F62, 2002.
- [1.5] S. Y. Kang, H. J. Lim, C. S. Hwang, and H. J. Kim, "Metallorganic Chemical Vapor Deposition of Ru Films Using Cyclopentadienyl -Propylcyclopentadienylruthenium(II) and Oxygen," *J. Electrochem. Soc.*, pp. C317-C323, 2002.
- [1.6] C. P. Yue and S. S. Wong, "A study on substrate effects of silicon-based RF passive components," in *IEEE MTT-S International Microwave Symp. Dig.*, pp. 1625-1628, 1999.
- [1.7] C.-M. Hung, Y.-C. Ho, I.-C. Wu, and K. O, "High-Q capacitors implemented in a CMOS process for low-power wireless applications," in *IEEE MTT-S*

International Microwave Symp. Dig., pp. 505-511, 1998.

- [1.8] Z. Chen, L. Guo, M. Yu, and Y. Zhang, "A study of MIMIM on-chip capacitor using Cu/SiO<sub>2</sub> interconnect technology," *IEEE Microwave and Wireless Components Lett.*, vol. 12, no. 7, pp. 246-248, 2002.
- [1.9] J. A. Babcock, S. G. Balster, A. Pinto, C. Dirnecker, P. Steinmann, R. Jumpertz, and B. El-Kareh, "Analog characteristics of metal-insulator-metal capacitors using PECVD nitride dielectrics," *IEEE Electron Device Lett.* pp. 230-232, 2001.
- [1.10] J.-H. Lee, D.-H. Kim, Y.-S. Park, M.-K. Sohn, and K.-S. Seo, "DC and RF characteristics of advanced MIM capacitors for MMIC's using ultra-thin remote-PECVD Si<sub>3</sub>N<sub>4</sub> dielectric layers," *IEEE Microwave Guided Wave Lett.*, 9, pp. 345-347, Sept. 1999.
- [1.11] K. Shao, S. Chu, K.-W. Chew, G.-P. Wu, C.-H. Ng, N. Tan, B. Shen, A. Yin, and Zhe-Yuan Zheng, "A scaleable metal-insulator-metal capacitors process for 0.35 to 0.18 μm analog and RFCMOS," in *Proc. 6th Int. Conf. on Solid-State and Integrated-Circuit Techno.*, 2001, pp 243-246.
- [1.12] S. J. Lee, H. F. Luan, C. H. Lee, T. S. Jeon, W. P. Bai, Y. Senzaki, D. Roberts, and D. L. Kwong, "Performance and reliability of ultra thin CVD HfO<sub>2</sub> gate dielectrics with dual poly-Si gate electrodes," in *Symp. on VLSI Technology*, 2001, pp. 133-134.
- [1.13] A. Chin, Y. H. Wu, S. B. Chen, C. C. Liao, and W. J. Chen, "High quality La<sub>2</sub>O<sub>3</sub> and Al<sub>2</sub>O<sub>3</sub> gate dielectrics with equivalent oxide thickness 5-10 Å," *Symp. on VLSI Tech. Dig.*, pp. 16-17. 2000.
- [1.14] M. Y. Yang, C. H. Huang, A. Chin, C. Zhu, M. F. Li, and D. L. Kwong, "High-density MIM capacitors using AlTaOx dielectrics," *IEEE Electron Device Lett*, pp. 306-308, 2003.

- [1.15] M. Y. Yang, C. H. Huang; A. Chin, Chunxiang Zhu, B. J. Cho, M. F. Li, Dim-Lee Kwong, "Very high density RF MIM capacitors (17 fF/µm<sup>2</sup>) using high-к Al<sub>2</sub>O<sub>3</sub> doped Ta<sub>2</sub>O<sub>5</sub> dielectrics," *IEEE Microwave and Wireless Components Lett.*, vol. 13, no. 10, pp. 431-433, 2003.
- [1.16] S. B. Chen, J. H. Lai, A. Chin, J. C. Hsieh, and J. Liu, "High density MIM capacitors using Al<sub>2</sub>O<sub>3</sub> and AlTiO<sub>x</sub> dielectrics," *IEEE Electron Device Lett.* 23, no. 4, pp. 185-187, 2002.
- [1.17] S. B. Chen, J. H. Chou, A. Chin, J. C. Hsieh, and J. Liu, "RF MIM capacitors using high-к Al<sub>2</sub>O<sub>3</sub> and AlTiO<sub>x</sub> dielectrics," in *IEEE MTT-S International Microwave Symp. Dig.*, vol. 1, pp. 201-204, 2002.
- [1.18] C. H. Huang, M.Y. Yang, A. Chin, C. X. Zhu, M. F. Li, and D. L. Kwong,
   "High density RF MIM capacitors using high-к AlTaO<sub>x</sub> dielectrics," in *IEEE MTT-S International Microwave Symp. Dig.*, vol. 1, pp. 507-510, 2003.
- [1.19] A. Chin, C. C. Liao, C. H. Lu, W. J. Chen, and C. Tsai, "Device and reliability of high-κ Al<sub>2</sub>O<sub>3</sub> gate dielectric with good mobility and low D<sub>it</sub>," in *Symp. on VLSI Technology Dig.*, pp. 133-134, 1999.
- [1.20] International Technology Roadmap for Semiconductors, 2001 Edition.
- [1.21] International Technology Roadmap for Semiconductors, 2002 Edition.
- [1.22] P. Zurcher, et al, "Integration of thin film MIM capacitors and resistors into copper metallization based RF-CMOS and Bi-CMOS technologies," in *Proc. of IEDM*, pp. 153-156, 2000.
- [1.23] M. Armacost, A. Augustin, P. Felsner, Y. Feng, G. Friese, J. Heidenreich, G. Hueckel, O. Prigge, and K. Stein, "A high reliability metal insulator metal capacitor for 0.18 um copper technology," in *Proc. of IEDM*, pp. 157-160, 2000.
- [1.24] X. F. Yu, Chunxiang Zhu, H. Hu, Albert Chin, M. F. Li, B. J. Cho, D. L. Kwong,M. B. Yu, and P. D. Foo, "A high density MIM capacitors (13 fF/um<sup>2</sup>) using ALD

HfO<sub>2</sub> dielectrics," *IEEE Electron Device Letters*, Vol. 24, No.2, pp. 63-65, 2003.

- [1.25] S. J. Kim, B. J. Cho, M. F. Li, C. Zhu, A. Chin, and D. –L. Kwong, "HfO<sub>2</sub> and Lanthanide-doped HfO<sub>2</sub> MIM capacitors for RF/MIXed IC applications," in *Proc.* of Symposium on VLSI Technology, pp. 77-78, 2003.
- [1.26] R. B. Van Dover, R. M. Fleming, L. F. Schneemeyer, G. B. Alers, and D. J. Werder, "Advanced dielectrics for gate oxide, DRAM and rf capacitors," in *Proc.* of *IEDM*, pp. 823-826, 1998.
- [1.27] S. Blonkowski, M. Regache, and A. Halimaou, "Investigation and modeling of the electrical properties of metal-oxide-metal structures formed from chemical vapor deposited Ta<sub>2</sub>O<sub>5</sub> films," *J. Appl. Phys.*, vol. 90, no. 3, pp. 1501-1508, 2001.
- [1.28] C. Zhu, H. Hu, X. Yu, S. J. Kim, A. Chin, M. F. Li, B. J. Cho, and D. L. Kwong, "Voltage temperature dependence of capacitance of high-K HfO<sub>2</sub> MIM capacitors: A unified understanding and prediction," in *International Electron Devices Meeting (IEDM) Tech. Dig.*, Washington DC, Dec. 8-10, 2003.

- [2.1] G. D. Wilk, R. M. Wallace, and J. M. Anthony, "Hafnium and zirconium silicates for advanced gate dielectrics," J. Appl. Phys., vol. 87, pp. 484-492, 2000.
- [2.2] L. Manchand, W.H. Lee, J. E. Bower, F. H. Baumann, W. L. Brown, C. J. Case, R. C. Keller, Y. O. Kim, E. J. Laskowski, M. D. Morris, R. L. Opila, P. J. Silverman, T. W. Sorsch, G. R. Weber, "Gate quality doped high K films for CMOS beyond 100 nm: 3-10 nm Al <sub>2</sub>O<sub>3</sub> with low leakage and low interface states," *IEDM Technical Digest*, pp. 605 – 608, 1998.
- [2.3] Byoung Hun Lee, Laegu Kang, Renee Nieh, Wen-Jie Qi, and Jack C. Lee, "Thermal stability and electrical characteristics of ultrathin hafnium oxide gate dielectric reoxidized with rapid thermal annealing," *Appl. Phys. Lett.* pp. 1926-1928, 2000.
- [2.4] R. A. McKee, F. J. Walker, and M. F. Chisholm, "Crystalline Oxides on Silicon: The First Five Monolayers," *Phys. Rev. Lett.* 81, 3014–3017, 1998.
- [2.5] S. A. Campbell, D. C. Gilmer, Xiao-Chuan Wang, Ming-Ta Hsieh, Hyeon-Seag Kim, W. L. Gladfelter, Jinhua Yan, "MOSFET transistors fabricated with high permitivity TiO<sub>2</sub> dielectrics," *IEEE Transactions on Electron Devices*, 44, pp. 104 – 109, 1997.
- [2.6] T. W. Kim, M. Jung, H. J. Kim, T. H. Park, Y. S. Yoon, W. N. Kang, S. S. Yom, and H. K. Na, "Optical and electrical properties of titanium dioxide films with a high magnitude dielectric constant grown on *p*-Si by metalorganic chemical vapor deposition at low temperature," *Appl. Phys. Lett.* pp. 1407-1409, 1994.
- [2.7] V. Misra, H. Lazar, Z. Wang, Y. Wu, H. Niimi, G. Lucovsky, J. J. Wortman, and J. R. Hauser, "Interfacial properties of ultrathin pure silicon nitride formed by remote plasma enhanced chemical vapor deposition," *JVST B* 17, p. 1836, 1999.
- [2.8] C. G. Parker, G. Lucovsky, J. R. Hauser, "Ultrathin oxide-nitride gate dielectric

MOSFET's," IEEE Electron Device Letters, pp. 106 – 108, 1998.

- [2.9]E. P. Gusev, D. A. Buchanan, E. Cartier, A. Kumar, D. DiMaria, S. Guha, A. Callegari, S. Zafar, P. C. Jamison, D. A. Neumayer, M. Copel, M. A. Gribelyuk, H. Okorn-Schmidt, C. D. Emic, P. Kozlowski, K. Chan, N. Bojarczuk, L. -A. Ragnarsson and Rons, "Ultra thin high-gate stacks for advanced CMOS devices." in *IEDM Tech. Dig.*, pp.20.1.1-20.1.4, 2001.
- [2.10] K. J. Hubbard et al., J. Mater. Res. 11, 2757, 1996.
- [2.11] G. B. Alers, D. J. Werder, Y. Chabal, H. C. Lu, E. P. Gusev, E. Garfunkel, T. Gustafsson, and R. S. Urdahl, "Intermixing at the tantalum oxide/silicon interface in gate dielectric structures," *Appl. Phys. Lett.* pp. 1517-1519, 1998.
- [2.12] M. Copel, M. Gribelyuk, and E. Gusev, "Structure and stability of ultrathin zirconium oxide layers on Si(001)," *Appl. Phys. Lett.* pp. 436-438, 2000.
- [2.13] H. F. Luan, S. J. Lee, C. H. Lee, S. C. Song, Y. L. Mao, Y. Senzaki, D. Roberts, D. L. Kwong, "High quality Ta<sub>2</sub>O<sub>5</sub> gate dielectrics with T <sub>ox.eq</sub><10 Å," in *IEDM Tech. Dig.*, pp. 141 144, 1999.
- [2.14] Byoung Hun Lee, Laegu Kang, Wen-Jie Qi, Renee Nieh, Yongjoo Jeon, Katsunori Onishi, J.C. Lee, "Ultrathin hafnium oxide with low leakage and excellent reliability for alternative gate dielectric application," in *IEDM Tech. Dig.*, pp. 133-136, 1999.
- [2.15] Ying Shi, Xiewen Wang, Tso-Ping Ma, "Electrical properties of high-quality ultrathin nitride/oxide stack dielectrics," *IEEE Transactions on Electron Devices*, 46, pp. 362-368, 1999.
- [2.16] John Robertson, "Band offsets of wide-band-gap oxides and implications for future electronic devices," *JVST B* 18, pp. 1785-1791, 2000.
- [2.17] E.M. Vogel, K.Z. Ahmed, B. Hornung, W.K. Henson, P.K. McLarty, G. Lucovsky, J.R. Hauser, J.J. Wortman, "Modeled tunnel currents for high

dielectric constant dielectrics," *IEEE Transactions on Electron Devices*, 45, pp. 1350-1355, 1998.

- [2.18] M. Houssa, M. Tuominen, M. Naili, V. Afanas'ev, A. Stesmans, S. Haukka, and M. M. Heyns, "Trap-assisted tunneling in high permittivity gate dielectric stacks," *J. Appl. Phys.*, vol. 87, pp. 8615-8620, 2000.
- [2.19] P. K. Roy and I. C. Kizilyalli, "Stacked high-€ gate dielectric for gigascale integration of metal–oxide–semiconductor technologies," *Appl. Phys. Lett.* pp. 2835-2837, 1998.
- [2.20] G. D. Wilk, R. M. Wallace, and J. M. Anthony, "High-k gate dielectrics: Current status and materials properties considerations," J. Appl. Phys., vol. 89, pp. 5243-5275, 2001
- [2.21] J. S. Suehle, E. M. Vogel, M. D. Edelstein, C. A. Richter, N. V. Nguyen, I. Levin, D. L. Kaiser, H. Wu, J. B. Bernstein, "Challenges of high-k gate dielectrics for future MOS devices," *Plasma- and Process-Induced Damage, 2001 6th International Symposium*, 13-15, pp. 90-93, 2001.
- [2.22] R. B. van Dover, R. M. Fleming, L. F. Schneemeyer, G. B. Alers, D. J. Werder,
   "Advanced dielectrics for gate oxide, DRAM and RF capacitors," in *IEDM Tech. Dig.*, pp. 823-826, 1998.

- [3.1] S. B. Chen, J. H. Chou, A. Chin, J. C. Hsieh, and J. Liu, "High density MIM capacitors using Al<sub>2</sub>O<sub>3</sub> and AlTiO<sub>x</sub> dielectrics," *IEEE Electron Device Lett.* 23, no. 4, pp. 185-187, 2002.
- [3.2] A. Chin, C. C. Liao, C. H. Lu, W. J. Chen, and C. Tsai, "Device and reliability of high-к Al<sub>2</sub>O<sub>3</sub> gate dielectric with good mobility and low D<sub>it</sub>," in *Symp. on VLSI Technology Dig.*, pp. 133-134, 1999.
- [3.3]S. B. Chen, J. H. Chou, A. Chin, J. C. Hsieh, and J. Liu, "RF MIM capacitors using high-к Al<sub>2</sub>O<sub>3</sub> and AlTiO<sub>x</sub> dielectrics," in *IEEE MTT-S International Microwave Symp. Dig.*, vol. 1, pp. 201-204, 2002.
- [3.4] С. H. Huang, M.Y. Yang, A. Chin, C. X. Zhu, M. F. Li, and D. L. Kwong, "High density RF MIM capacitors using high-к AlTaO<sub>x</sub> dielectrics," in *IEEE MTT-S International Microwave Symp. Dig.*, vol. 1, pp. 507-510, 2003.
- [3.5]C. H. Chen and M. J. Deen, "A general Noise and S-parameter deembedding procedure for on-wafer high-frequency noise measurements of MOSFETs," *IEEE Trans. Microwave Theory Tech.*, vol. 49, pp. 1004-1005, 2001
- [3.6]C. H. Huang, K. T. Chan, C. Y. Chen, A. Chin, G. W. Huang, C. Tseng, V. Liang, J. K. Chen, and S. C. Chien, "The minimum noise figure and mechanism as scaling RF MOSFETs from 0.18 to 0.13 µm technology nodes," in *IEEE RF-IC Symp. Dig.*, pp. 373-376, 2003.
- [3.7]K. T. Chan, A. Chin, C. M. Kwei, D. T. Shien, and W. J. Lin, "Transmission line noise from standard and proton-implanted Si," in *IEEE MTT-S Intl. Microwave Symp.*, pp. 763-766, June 2001.
- [3.8] Y. H. Wu, A. Chin, K. H. Shih, C. C. Wu, C. P. Liao, S. C. Pai, and C. C. Chi,
  "RF loss and crosstalk on extremely high resistivity (10k-1MΩ-cm) Si fabricated by ion implantation," in *IEEE MTT-S Intl. Microwave Symp.*, 2000,

pp. 221-224.

[3.9] David M. Pozar, "Microwave engineering," 2nd edition, John Wiley & Sons, Chap. 4, pp. 182-244.



- [4.1]C. H. Huang, M.Y. Yang, A. Chin, C. X. Zhu, M. F. Li, and D. L. Kwong, "High density RF MIM capacitors using high-κ AlTaO<sub>x</sub> dielectrics," in *IEEE MTT-S International Microwave Symp. Dig.*, vol. 1, pp. 507-510, 2003.
- [4.2] M. Y. Yang, C. H. Huang, A. Chin, C. Zhu, M. F. Li, and D. L. Kwong, *IEEE Electron Device Lett.* 24, 306 (2003).
- [4.3] M. Y. Yang, C. H. Huang, A. Chin, C. Zhu, B. J. Cho, M. F. Li, and D. L. Kwong, *IEEE Microwave and Wireless Components Lett.* 13, 431 (2003).
- [4.4] C. H. Huang, M.Y. Yang, A. Chin, C. X. Zhu, M. F. Li, and D. L. Kwong, *IEEE MTT-S International Microwave Symp.*, 2003, vol. 1, 507.
- [4.5] C. H. Huang, K. T. Chan, C. Y. Chen, A. Chin, G. W. Huang, C. Tseng, V. Liang, J. K. Chen, and S. C. Chien, "The minimum noise figure and mechanism as scaling RF MOSFETs from 0.18 to 0.13 m technology nodes," in *IEEE RF-IC Symp. Dig.*, pp. 373-376, 2003.
- [4.6] International Technology Roadmap for Semiconductors, 2001 Edition, Process Integration, Devices, & Structure chapter, 18.
- [4.7] H. Hu, C. Zhu, Y. F. Lu, M. F. Li, B. J. Cho, and W. K. Choi, *IEEE Electron Device Lett.* 23, 514 (2002).
- [4.8] S. Y. Kang, H. J. Lim, C. S. Hwang, and H. J. Kim, J. Electrochem. Soc., 149, C317 (2002).

- [5.1] Ross MacDonald, J., Phys. Rev. 92 (1953) 4.
- [5.2] Meaudre, R. et Mesnard, G., Rev. Phys. Appl. 3 (1968) 247.
- [5.3] Meaudre, R. et Meaudre, M., Phys. Status Solidi (a) 37 (1976) 633.
- [5.4] Beaumont, J. H. and Jacobs, P. W. M., J. Phys. Chem. Solids 28 (1966) 657.



- [6.1] P. Zurcher, et al, "Integration of thin film MIM capacitors and resistors into copper metallization based RF-CMOS and Bi-CMOS technologies," in *Proc. of IEDM*, pp. 153-156, 2000.
- [6.2] M. Armacost, A. Augustin, P. Felsner, Y. Feng, G. Friese, J. Heidenreich, G. Hueckel, O. Prigge, and K. Stein, "A high reliability metal insulator metal capacitor for 0.18 um copper technology," in *Proc. of IEDM*, pp. 157-160, 2000.
- [6.3] XF Yu, Chunxiang Zhu, H Hu, Albert Chin, MF Li, BJ Cho, D.-L. Kwong, MB Yu, and PD Foo, "A high density MIM capacitors (13fF/um<sup>2</sup>) using ALD HfO<sub>2</sub> dielectrics," *IEEE Electron Device Letters*, Vol. 24, No. 2, pp. 63-65, 2003.
- [6.4] S. J. Kim, B. J. Cho, M. F. Li, C. Zhu, A. Chin, and D. -L. Kwong, "HfO<sub>2</sub> and Lanthanide-doped HfO<sub>2</sub> MIM capacitors for RF/Mixed IC applications," in *Proc.* of Symposium on VLSI Technology, pp. 77-78, 2003.
- [6.5] M. Y. Yang, M. W. Ma, Albert Chin, Chunxiang Zhu, M. F. Li, and Dim-Lee Kwong, "High density RF MIM capacitors using High-K. La<sub>2</sub>O<sub>3</sub> and AlTaO<sub>x</sub> dielectrics", unpublished.
- [6.6] R. B. Van Dover, R. M. Fleming, L. F. Schneemeyer, G. B. Alers, and D. J. Werder, "Advanced dielectrics for gate oxide, DRAM and rf capacitors," in *Proc.* of *IEDM*, pp. 823-826, 1998.
- [6.7] S. Blonkowski, M. Regache, and A. Halimaou, "Investigation and modeling of the electrical properties of metal-oxide-metal structures formed from chemical vapor deposited Ta<sub>2</sub>O<sub>5</sub> films," *Journal of Applied Physics*, Vol. 90, No. 3, pp. 1501-1508, 2001.
- [6.8] C. Zhu, H. Hu, X. Yu, A. Chin, M. F. Li, and D. L. Kwong, "Voltage temperature dependence of capacitance of high-K HfO<sub>2</sub> MIM capacitors: A unified understanding and prediction," in *IEDM Tech. Dig.*, 2003, pp. 379-382.

- [7.1]C. Zhu, H. Hu, X. Yu, A. Chin, M. F. Li, and D. L. Kwong, "Voltage temperature dependence of capacitance of high-K HfO<sub>2</sub> MIM capacitors: A unified understanding and prediction," in *IEDM Tech. Dig.*, 2003, pp. 379-382.
- [7.2] S. Blonkowski, M. Regache, and A. Halimaou, "Investigation and modeling of the electrical properties of metal-oxide-metal structures formed from chemical vapor deposited Ta<sub>2</sub>O<sub>5</sub> films," *J. Appl. Phys.*, vol. 90, no. 3, pp. 1501-1508, 2001.
- [7.3] Paul R. Gray, Paul J. Hurst, Stephen H. Lewis, Robert G. Meyer, Analysis and design of analog integrated circuits, 4<sup>th</sup> edition, John Wiley & Sons, Chap. 7, pp. 497-517, 2001.
- [7.4] C. H. Huang, K. T. Chan, C. Y. Chen, A. Chin, G. W. Huang, C. Tseng, V. Liang, J. K. Chen, and S. C. Chien, "The minimum noise figure and mechanism as scaling RF MOSFETs from 0.18 to 0.13 µm technology nodes," in *IEEE RF-IC Symp. Dig.*, pp. 373-376, 2003.

# 學經歷

- 姓名:馬鳴汶
- 性别:男

出生年月日:民國 69 年 9 月 28 日

籍貫:台灣省台北市

學歷:國立交通大學電子物理學系



論文題目:

高介電常數射頻金屬-絕緣層-金屬電容及其電容值變動之研究

The Investigation of the Variation of the Capacitance of High-κ RF Metal-Insulator-Metal Capacitors