# 國立交通大學

電子工程學系 電子研究所碩士班

# 碩士論文

應用於三維堆疊互補式金氧半元件之 單一晶界的複晶矽薄膜電晶體之研究

Study on the Polycrystalline Silicon Thin-Film Transistors with Single Grain Boundary in the Channel for the 3D-Stacked CMOS Applications

研究生:林雋荃 Chun-Chuan Lin

指導教授:邱碧秀 博士 Dr. Bi-Shiou Chiou

中華民國九十九年七月

應用於三維堆疊互補式金氧半元件之 單一晶界的複晶矽薄膜電晶體之研究

### Study on the Polycrystalline Silicon Thin-Film Transistors with Single Grain Boundary in the Channel for the 3D-Stacked CMOS Applications

研 究 生:林雋荃 指導教授:邱碧秀 博士 Student : Chun-Chuan Lin Advisor : Dr. Bi-Shiou Chiou



Submitted to Department of Electronics Engineering & Institute of Electronics College of Electrical and Computer Engineering National Chiao-Tung University In Partial Fulfillment of the Requirements For the Degree of Master In Electronics Engineering

July, 2010

Hsinchu, Taiwan, Republic of China

中華民國 九十九 年 七 月

應用於三維堆疊互補式金氧半元件之

單一晶界的複晶矽薄膜電晶體之研究

研究生:林雋荃

#### 指導教授:邱碧秀 博士

#### 國立交通大學

電子工程學系 電子研究所碩士班

#### 摘要

#### 

近年來,由於元件微縮在製程方面遭遇許多瓶頸,使得積體電路密度提升之腳步 漸趨緩慢,也意謂著以元件微縮提升積體電路密度已不再是有效率之作法。為加速提 升積體電路之密度以達到摩爾定律所預期之腳步,三維積體電路(Three-Dimensional IC, 3D-IC)已被認為是最具有潛力之未來技術。相較於晶圓黏合(Wafer Bonding)製程 僅能實現有限的堆疊密度與大量的晶圓消耗,在單一晶圓上進行逐層製程 (Layer-by-Layer)的方式已被視為極可能實現最緊密堆疊之三維積體電路的作法。在逐 層製程中,晶圓製程溫度必須保持夠低以避免較底層的元件性能遭受影響。因此,低 溫複晶矽薄膜電晶體技術被認為極適合用於逐層製程以實現三維積體電路的夢想。在 本篇論文中,我們提出被稱為梯台式通道結晶法(Elevated Channel Method)的方式來控 制準分子雷射結晶之晶粒成長方向與晶界位置,以避免一般準分子雷射結晶常出現的 缺點,如隨機的晶界分佈、較窄的製程窗口等等。我們也透過使用底開極之梯台式通 道結晶法製作出同時具有高性能且結構緊密的三維堆疊單一晶界通道之複晶矽薄膜 電晶體,並嘗試此元件在互補式金氧半導體(CMOS)方面的應用。

在第一個部分中,我們研究使用底閘極結構製作出的單一晶界多晶矽薄膜並進一 步探討其機制。由於底閘極結構之兩側角落提供了較厚的非晶矽層,進而在準分子雷 射退火時得以扮演晶種的角色。當雷射能量密度控制到能使較薄的元件通道區域全 熔,且接近底閘極角落較厚的區域半熔,然後由通道兩邊側向成長的晶粒沿著相對的 方向往通道中間成長,進而在通道的中心只形成單一晶界,因此獲得大型的晶粒以提 升元件的效能。藉由掃描式電子顯微鏡的分析,我們觀察到最大約0.7µm長的人為控 制晶粒。除此之外,我們還發現對於上下兩層以立體堆疊並以不同厚度之間隔氧化層 作區分之梯台式矽通道層而言,兩者的梯台式通道結晶法之製程窗口與最大晶粒尺寸 幾乎相同。

在第二個部分中,我們研究了三維堆疊單一晶界通道之複晶矽薄膜電晶體的電性。就各個單一元件層內的元件來觀察,在沒有任何氫化處理與雜質活化的情形下, 其N型元件之等效載子移動率超過300cm<sup>2</sup>/V-s,而P型元件則超過140 cm<sup>2</sup>/V-s。我們亦 觀察到元件的均勻性被顯著提升,在量測二十個N型元件下,載子移動率之標準差小 於12cm<sup>2</sup>/V-s,次臨界擺幅之標準差小於0.1V/decade,臨界電壓之標準差小於0.3V,而 在量測二十個P型元件下,載子移動率之標準差小於5cm<sup>2</sup>/V-s,次臨界擺幅之標準差小 於0.2V/decade,臨界電壓之標準差小於0.6V。在CMOS應用方面,將三維堆疊單晶界 通道之複晶矽薄膜電晶體作為一個CMOS反相器(Inverter)使用時,不論供應電壓為高 或低,我們都能得到相當明確的電位轉換特性。除此之外,當我們將P型元件製作於 底層、並將間隔氧化層製作成與元件開極氧化層同樣厚度時,在CMOS共通開極趨動 下,可讓底層P型元件受到位於其上方與下方兩個共通聞極同時趨動之雙關極效應, 進而增強底層P型元件之電性。藉由這樣的結構安排,將可使三維堆疊單一晶界通道 複晶矽薄膜電晶體內的P型元件與N型元件之電性更為對稱,進而提升該元件於三維堆 疊式CMOS應用上的實用性。

綜合以上所述,基於三維堆疊單晶界通道複晶矽薄膜電晶體技術具有製程簡單、 低熱預算、高性能與絕佳均勻性等特點,該技術在未來三維積體電路之應用上勢必具 有極大之潛力。

ii

### Study on the Polycrystalline Silicon Thin-Film Transistors with Single Grain Boundary in the Channel for the 3D-Stacked CMOS Applications

#### **Student: Chun-Chuan Lin**

Advisor: Dr. Bi-Shiou Chiou

## Department of Electronics Engineering & Institute of Electronics National Chiao Tung University

#### **ABSTRACT**

In recent years, the pace of improving packing density of integrated circuits (ICs) has become slower since the device scaling has met many bottlenecks in fabrication processes, which mean that the device scaling is not an efficient approach to higher IC packing density anymore. To speed up the pace of improving IC packing density to reach the prediction of Moore's Law, three-dimensional integrated circuits (3D-ICs) have been thought as the most promising approach. Fabricating 3D-ICs with the layer-by-layer process on a single wafer has been seen as a very promising approach to the ultimate compact 3D-ICs, as opposed to the wafer bonding process which could result in finite packing density and high wafer cost. In the layer-by-layer approach, the wafer temperature during fabrication processes should be kept low enough not to affect the performance of devices in the lower layers. As a result, the low-temperature polycrystalline silicon thin-film transistors (LTPS TFTs) technology is thought to be suitable for the layer-by-layer process to realize the dream of 3D-ICs. In this thesis, we introduced the so-called elevated channel method to control the grain growth and the location of grain boundary, which could avoid many drawbacks of the conventional excimer laser crystallization, such as random grain boundaries, narrow process window, etc. With the aid of this method, the 3D-stacked single grain boundary (3D-SSGB) TFTs with high performance and compact structure had been fabricated for the 3D-stacked CMOS applications.

In the first part, SGB polycrystalline silicon thin films fabricated by excimer laser annealing were investigated. The mechanisms of the elevated channel thin films were studied. A thick amorphous silicon region was formed in the both sides which served as the seeds for the lateral grain growth during excimer laser irradiation. As the laser energy density was controlled to completely melt the thin region in the channel and partially melt the thick region near the corner, the lateral grain growth starting from the sides of elevated channel could progress along the direction toward the center of channel region. There was only one longitudinal grain boundary in the center of the channel. Thus, a large-grain polycrystalline silicon thin film which would lead to improve the device performance was obtained. Large longitudinal grains artificially grown were observed to be about 0.7µm. Furthermore, the process window and the largest lateral grain size obtained by elevated channel method were almost the same for both the top and bottom elevated channel with different thicknesses of the separation oxide layer.

In the second part, electrical characteristics of 3D-SSGB-TFTs were also studied. For the SGB-TFTs in individual layers of 3D-SSGB-TFTs, high performance SGB-TFTs with equivalent field-effect mobility exceeding 300 cm<sup>2</sup>/V-s for n-channel devices and 140 cm<sup>2</sup>/V-s for p-channel devices have been fabricated without any hydrogenation treatment and dopant activation. The uniformity was also improved by the elevated channel method. If twenty N-type / P-type SGB-TFTs were taken into discussion, the standard deviation of equivalent field-effect mobility, subthreshold swing, and threshold voltage was smaller than 12 / 5 cm<sup>2</sup>/V-s, 0.1 / 0.2 V/decade, and 0.3 / 0.6 V, respectively. For the CMOS applications, 3D-SSGB-TFTs as a CMOS inverter showed good voltage transfer characteristics at both high and low supply voltage. Moreover, by fabricating the P-type devices in the bottom device layer of 3D-SSGB-TFTs and the separation oxide layer as thick as the gate oxide layer, the performance of bottom P-type device would be enhanced during the CMOS operation due to the double-gate effect resulted from the common-gate driving. With these proper structure arrangements, more symmetric electrical characteristics of P-type and N-type devices of the 3D-SSGB-TFTs could be successfully achieved, and thus the practicality of 3D-SSGB-TFTs as a 3D-stacked CMOS would be well improved.

To sum up, with the features such as simple process, low thermal budget, high device performance, and excellent device uniformity, the 3D-SSGB-TFT technology shows great potential in the 3D-IC applications.

#### 誌 謝

感謝我的論文指導教授 鄭晃忠博士與 邱碧秀博士在實驗、研究與論文上熱 心詳實的指導,老師們嚴謹認真的研究態度以及謙恭溫和的待人處事,皆讓學生 獲益匪淺,進而順利完成碩士學位。

感謝逸哲學長、柏宇學長、明哲學長、萬霖學長、旭航同學、宗哲同學在研 究與實驗上的指導與惠見,讓我從原本對無塵室環境一切陌生的狀態下一步步地 學會各項實驗技術,也漸漸掌握到論文研究的方法與方向,由衷地感謝您們。

感謝實驗室學長姐、同學及學弟妹—後諭學長、昭龍學長、宏顯學長、昱智 學長、加聰學長、筠珊學姐、晏廷同學、佳信學弟、柏鈞學弟、俊賢學弟、均宇 學弟、育荏學妹在各方面提供的協助與鼓勵,由於您們在生活上的陪伴和打氣, 讓我這一路走來更加輕鬆愉快。

感謝國立交通大學奈米中心與國家奈米元件實驗室的所有行政人員、工程師 及技術員提供優良的製程設備與研究環境,讓我的研究實驗得以順利完成。

感謝我最親愛的父母:林湧源先生與陳淑芬女士,因為有您們從小到大無微 不至的關懷與照顧,讓我能夠平平安安地長大,並專注於自己選擇的方向。雖然 一路走來經歷過不少挫折,但在您們不厭其煩地鼓勵與協助下,總讓我能夠重新 站起來面對一切的難關,願將完成碩士學位論文之喜悅與您們分享。

感謝我最擊愛的奶奶,雖然您常說自己不識字,但您在拉拔我長大的過程中, 已經教導我太多做人處世的道理,也因為有您的教誨,我才得以完成今日的成就。

感謝俏皮的老妹、煞氣的科科、以及青春永駐的梁老師夫婦,在我拼實驗沒 日沒夜之餘,不時地給予關心及陪我閒聊。

感謝在這兩年來曾經幫助或鼓勵過我的人,雖然沒有一一寫出您們的名字, 但我從未忘記對您們的感謝。

V

### Contents

| Abstract (in Chinese)         | i    |
|-------------------------------|------|
| Abstract (in English)         | iii  |
| Acknowledgements (in Chinese) | V    |
| Contents                      | vi   |
| Table Lists                   | viii |
| Figure Captions               | ix   |

| Chapter 1 Introduction                                                        | 1 |
|-------------------------------------------------------------------------------|---|
| 1.1 Overview of Three-Dimensional Integrated Circuits (3D-ICs)                | 1 |
| 1.2 Overview of Low-Temperature Polycrystalline Silicon Thin-Film Transistors |   |
| (LTPS TFTs)                                                                   | 2 |
| 1.3 Overview of Crystallization of Amorphous Silicon Thin Films               | 3 |
| 1.3.1 Solid Phase Crystallization of Amorphous Silicon Thin Films             | 4 |
| 1.3.2 Metal Induced Crystallization of Amorphous Silicon Thin Films           | 5 |
| 1.3.3 Laser Crystallization of Amorphous Silicon Thin Films                   | 6 |
| 1.4 Motivation                                                                | 7 |
| 1.5 Thesis Organization                                                       | 8 |

| Chapter 2 Basic Concepts of 3D-Stacked CMOS and Fabrication of                       |     |  |  |
|--------------------------------------------------------------------------------------|-----|--|--|
| Location-Controlled Single Grain Boundary by Elevated Channel Method                 |     |  |  |
| Using Excimer Laser Annealing Devices                                                | 9   |  |  |
| 2.1 Technologies for Realizing 3D-Stacked CMOS                                       | 9   |  |  |
| 2.1.1 Fabrication Processes for Realizing 3D-Stacked CMOS                            | .10 |  |  |
| 2.1.2 Design Issues for Realizing 3D-Stacked CMOS                                    | .11 |  |  |
| 2.2 Introduction to Elevated Channel Method                                          | .12 |  |  |
| 2.3 Introduction to Single Grain Boundary (SGB) and Bottom Gate (BG) Polycrystalline |     |  |  |

| :   | Silicon Thin-Film Transistors Fabricated by Elevated Channel Method                | .13 |
|-----|------------------------------------------------------------------------------------|-----|
| 2.4 | Material Analyses of Single Grain Boundary Polycrystalline Silicon Thin Films      |     |
| ]   | Fabricated by Elevated Channel Method                                              | .14 |
|     | 2.4.1 Process Flows for Material Analyses of Single Grain Boundary Polycrystalline | •   |
|     | Silicon Thin Films Fabricated by Elevated Channel Method                           | .14 |
|     | 2.4.2 Scanning Electron Microscopy (SEM) Analysis                                  | .15 |

#### 

| Method                                                                     | 19 |
|----------------------------------------------------------------------------|----|
| 3.2.1 Process Flows of 3D-SSGB-TFTs                                        | 19 |
| 3.2.2 Electrical Characteristics of SGB-TFTs in Individual Layers of       |    |
| 3D-SSGB-TFTs                                                               | 20 |
| 3.2.2.1 Electrical Characteristics of SGB-TFTs                             | 21 |
| 3.2.2.2 Uniformity Investigation on SGB-TFTs                               | 23 |
| 3.2.3 Electrical Characteristics of 3D-SSGB-TFTs for the CMOS Applications | 24 |
| 3.2.3.1 Voltage Transfer Characteristics of 3D-SSGB-TFTs                   | 24 |
| 3.2.3.2 Double-Gate Effect on 3D-SSGB-TFTs                                 | 25 |

| Chapter 4 Summary and Conclusions |  |
|-----------------------------------|--|
|-----------------------------------|--|

| References |  |
|------------|--|
|            |  |
| Vita       |  |

## **Table Lists**

| Table 3-1 Electrical characteristics of n-channel SGB-TFTs in different layers with different |
|-----------------------------------------------------------------------------------------------|
| separation oxide thicknesses. The length of channel was 1µm. The number of                    |
| laser shots was 20 (ie. 95% overlapping)                                                      |
| Table 3-2 Electrical characteristics of p-channel SGB-TFTs in different layers with different |
| separation oxide thicknesses. The length of channel was $1\mu m$ . The number of              |
| laser shots was 20 (ie. 95% overlapping)29                                                    |
| Table 3-3 Electrical characteristics of twenty measured n-channel SGB-TFTs in different       |
| layers with different separation oxide thicknesses. The number of laser shots was             |
| 20 (ie. 95% overlapping)                                                                      |
| Table 3-4 Electrical characteristics of twenty measured p-channel SGB-TFTs in different       |
| layers with different separation oxide thicknesses. The number of laser shots was             |
| 20 (ie. 95% overlapping)                                                                      |
| Table 3-5 Electrical characteristics of bottom n-channel SGB-TFTs with different separation   |
| oxide thicknesses drived by bottom-gate (BG) mode and double-gate (DG) mode,                  |
| respectively. The length of channel was 1µm. The number of laser shots was 20                 |
| (ie. 95% overlapping)                                                                         |
| Table 3-6 Electrical characteristics of bottom p-channel SGB-TFTs with different separation   |
| oxide thicknesses drived by bottom-gate (BG) mode and double-gate (DG) mode,                  |
| respectively. The length of channel was $1\mu m$ . The number of laser shots was 20           |

# **Figure Captions**

## Chapter 1

| Fig. 1-1. The 3D-IC technology roadmap |  |
|----------------------------------------|--|
| Fig. 1-2. The SOP technology roadmap   |  |

## Chapter 2

| Fig. 2-1. | Stacked ICs with (a) active devices and interconnects fabricated before forming      |
|-----------|--------------------------------------------------------------------------------------|
|           | multiple stacking layers; and (b) all active devices stacked on top of each other    |
|           | before forming the interconnects                                                     |
| Fig. 2-2. | Layout of (a) conventional 2D CMOS inverter; (b) 3D-stacked CMOS inverter            |
|           | with a single-gate p-channel device and a single-gate n-channel device; and (c)      |
|           | 3D-stacked CMOS inverter with a double-gate p-channel device and a single-gate       |
|           | n-channel device                                                                     |
| Fig. 2-3. | The schematic illustration of the excimer laser crystallization mechanism of a-Si    |
|           | thin films in (a) complete-melting regime; (b) partial-melting regime; and (c)       |
|           | near-complete-melting regime                                                         |
| Fig. 2-4. | The SEM graph of poly-Si by conventional ELC process in SLG regime37                 |
| Fig. 2-5. | The schematic illustration of the mechanism of the elevated channel method           |
|           | realized by using bottom-gate structure of a-Si thin film                            |
| Fig. 2-6. | Process flows of preparing samples of the bottom layer for material characteristics  |
|           | by the elevated channel method                                                       |
| Fig. 2-7. | Process flows of preparing samples of the top layer for material characteristics by  |
|           | the elevated channel method                                                          |
| Fig. 2-8. | The schematic illustration of the excimer laser system40                             |
| Fig. 2-9. | SEM graphs of excimer laser crystallized polycrystalline silicon in the bottom       |
|           | layer by elevated channel method. The channel length was $1.2 \mu m$ . The poly gate |
|           | thickness was 1000Å and the gate dielectric thickness was 1000Å. The laser           |
|           | energy density was (a) 420 (b) 460 (c) 500 mJ/cm <sup>2</sup> 41                     |
|           |                                                                                      |

Fig. 2-10. SEM graphs of excimer laser crystallized polycrystalline silicon in the bottom

layer by elevated channel method. The channel length was 2µm. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The laser energy density was (a) 440 (b) 460 (c) 500 mJ/cm<sup>2</sup>......42

Fig. 2-17. The cross-sectional SEM image of the 3D-SSGB-TFTs......49

#### Chapter 3

| Fig. 3-1 | . Process | flows f | or fabricatio | on of 3D-SS | SGB-TFTs | (I)  | <br>50 |
|----------|-----------|---------|---------------|-------------|----------|------|--------|
|          | Process   | flows f | or fabricatio | on of 3D-SS | SGB-TFTs | (II) | <br>51 |

- Fig. 3-2. Transfer characteristic of bottom n-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å......52
- Fig. 3-3. Transfer characteristic of top n-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å......53
- Fig. 3-4. Transfer characteristic of bottom p-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å......54

- Fig. 3-7. Output characteristic of top n-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å......57



# Chapter 1 Introduction

# 1.1 Overview of Three-Dimensional Integrated Circuits (3D-ICs)

The packing density of integrated circuits (ICs) has been increasing for the past few decades, which is similar to the prediction of the well-known Moore's Law. The increase in the packing density of ICs has been mostly contributed by the device scaling-down. However, the pace of device scaling-down has become slower due to new process bottlenecks and quantum effects in the sub-15 nm devices [1.1]. That is, the cost of device scaling-down would become more expensive, which means that the device scaling-down is not an efficient approach to higher packing density of ICs anymore.

To pursue a more efficient way to improve the packing density of ICs, three-dimensional (3-D) integration is thought to be the most promising approach to higher packing density of ICs [1.2]. The ultimate 3D-IC structure is thought to consist of stacked active IC layers sandwiched by insulating materials, which means that various devices or circuit functions, such as memories, photo sensors, micro-electro-mechanical systems (MEMS), radio frequency (RF) circuits, logic circuits, and central processing units (CPUs), would be arranged in each active layer. As a result, a remarkable improvement in packing density and functional performance could be realized in the 3D-IC applications.

Furthermore, as opposed to the conventional 2D-ICs, 3D-ICs are expected to provide additional advantages such as high-speed performance, low power consumption, and parallel processing because of the shortening of interconnections and signal transfer through vertical via holes in the 3D-configuration. Therefore, one of the restrictions on system design, that subsystems must be connected with the minimum number of connections, could be mitigated, and the optimization of system design could also become easier by the proper choice of the most suitable process and circuits for the corresponding active layer in the 3D-ICs [1.3], as shown in Fig. 1-1.

Since the structure of 3D-ICs is thought to be consist of stacked active IC layers sandwiched by insulating materials, the SOI process technology is seen as the basic technology for fabricating 3D-ICs. Moreover, to fabricate 3D-ICs successfully, the wafer temperature during fabricating SOI structures should be kept low enough not to destroy or seriously change the performance of devices already fabricated in the lower layers [1.4]. For this reason, the low-temperature polycrystalline silicon (LTPS) technology is thought to be suitable for 3D-IC fabrication.

# **1.2 Overview of Low-Temperature Polycrystalline** Silicon Thin-Film Transistors (LTPS TFTs)

Recently, low-temperature polycrystalline silicon thin-film transistors (LTPS TFTs) have been key devices in modern active-matrix liquid crystal displays (AMLCDs) and active matrix organic light emitting diodes (AMOLEDs) applications [1.5]-[1.9].

In large size active matrix liquid crystal displays (AMLCDs), hydrogenated amorphous silicon (a-Si:H) TFTs are the pixel switching elements since they exhibit low leakage current by their high off-state resistivity. Moreover, the a-Si silicon TFTs are compatible with large glass substrates for low process temperature. Nevertheless, the electrical characteristics of a-Si TFTs are inadequate for the peripheral circuits because of the very low a-Si TFT mobility (typically below 1 cm<sup>2</sup>/V-s). That is, additional peripheral driving circuits fabricated on single-crystal silicon to support the function of gate drivers and source drivers are needed for driving a display panel, which will lead to high cost and poor reliability. On the other hand, the effective carrier mobility in polycrystalline silicon was

significantly higher (typically over two orders of magnitude) than those in a-Si, so that both n-channel and p-channel devices with reasonably high drive currents could be realized in polycrystalline silicon [1.10]. As a result, the capability to achieve complementary metal-oxide-semiconductor (CMOS) circuits allows low-power driving circuits to be integrated with the active matrix [1.11] [1.12], which allows the integration of both the active matrix pixel switching elements and the peripheral driving circuits onto a single glass substrate. Such driver integration not only reduces the display module weight and thickness but also improves the panel reliability. Besides, LTPS TFTs enable the possibility of an system-on-panel (SOP), including sensors, entire memory, photodiodes, and micro-processor-unit, etc, which could generate a number of innovative new products and markets such as sheet computer, flexible electronics, and three-dimensional integrated circuits (3D-ICs) [1.13]-[1.24], as shown in Fig. 1-2.

The main advantage of LTPS TFTs is that the process temperature could be low enough to utilize low cost, large area glass substrates rather than expensive quartz substrates which require process temperatures of 900°C. High mobility polycrystalline silicon films produced from a low temperature fabrication technique capable of utilizing an inexpensive glass substrates were thought to be fundamental to this technology. Although polycrystalline silicon thin films could be directly deposited on glass substrates by the low-pressure chemical vapor deposition (LPCVD). Nevertheless, the direct deposition method has been excluded in the fabrication of LTPS TFTs because of the high deposition temperature (approximately 625°C). As a result, crystallization of a-Si thin films has been considered the most important process for fabricating high-performance LTPS TFTs [1.25].

# **1.3 Overview of Crystallization of Amorphous** Silicon Thin Films

Since the crystallized polycrystalline silicon thin films always act as channel regions in the polycrystalline silicon TFTs, a robust crystallization process is needed for LTPS TFTs to become a mainstream technology. For a polycrystalline silicon thin film, the grain boundaries cause a lot of defects, which is so called dangling bonds and strained bonds. These defects act as trap states within the band gap and will degrade the electrical characteristics of polycrystalline silicon TFTs, such as threshold voltage ( $V_{th}$ ), carrier mobility ( $\mu$ ), subthreshold swing (S.S.), and the leakage current [1.26]. Furthermore, the defects in polycrystalline silicon devices might result in many reliability issues. It is generally believed that enlarging the grain size and reducing the defect density are the most important key technologies to obtain high-quality polycrystalline silicon thin films. Enlarging the grain size and reducing the defect density in polycrystalline silicon could make it approach the quality of single-crystalline silicon, which could result in the better performance of polycrystalline silicon devices. As a result, it is important to control the grain size and grain boundaries to fabricate high quality polycrystalline silicon thin films. Recently, various methods, such as solid phase crystallization (SPC), metal induced crystallization (MIC), and laser crystallization, have been proposed for a-Si crystallization on glass material, which could be concluded that the a-Si thin films are recrystallized into polycrystalline silicon thin film by additional energy. These kinds of low temperature crystallization methods will be roughly reviewed in the following three sections.

# 1.3.1 Solid Phase Crystallization of Amorphous Silicon Thin Films

Silicon thin films deposited in the amorphous structure and then crystallized into the polycrystalline structure have been shown to have higher carrier mobility since the larger grain size compared to the direct-deposited polycrystalline silicon thin films [1.27]. Solid phase crystallization is a simple method to convert a-Si thin films into polycrystalline silicon thin films with large grains via furnace annealing by thermal energy for 24 hours at temperature of 600°C. With a view to compatibility with glass substrate, the a-Si thin film is deposited at 550°C using silane (SiH<sub>4</sub>).

Generally, the solid phase crystallization involves two distinct processes, the nucleation of seeds and grain growth into final polycrystalline silicon films [1.28]. The transformation proceeds within the amorphous matrix after an apparent incubation period by the nucleation and dendritic-like growth of crystal domain, and the final grain size could be larger if the nucleation rate is low and the grain growth rate is high [1.29]. Furthermore, the surface morphology is much smoother in the solid phase crystallization polycrystalline silicon thin films than in the as-doped ones. However, the solid phase crystallization TFTs

suffer from many intra-granular defects which result in poor performance, and the annealing time of solid phase crystallization is too long to provide high throughput for polycrystalline silicon thin films. Despite the long crystallization durations of several tens of hours, large defect density still exists in the crystallized polycrystalline silicon thin films due to the low temperature process.

# **1.3.2 Metal Induced Crystallization of Amorphous Silicon** Thin Films

Metal induced crystallization (MIC) is a method to lower the process temperature (<400°C) and shorten the process duration (<5hrs) of solid phase crystallization by introducing certain metal impurities [1,30]-[1.32]. The reaction between the metal and amorphous silicon occurs at an interlayer by diffusion and lowers the crystallization temperature. The enhancement of crystallization is due to an interaction of the free electrons from the metal with covalent Si bonds near the growing interface.

Recently, several metals have been proposed to realize the MIC process, such as aluminum (Al), aurum (Au), platinum (Pt), and nickel (Ni), etc. Among various metals, Ni has been shown to be the best candidate of inducing lateral crystallization at low temperature for fabricating good-performance polycrystalline silicon TFTs. When nickel is deposited on amorphous silicon, nickel silicide (NiSi<sub>2</sub>) would be formed by thermal annealing on amorphous silicon films [1.33]-[1.35]. The NiSi<sub>2</sub> precipitates act as nucleation sites for crystallization. Needle-like crystallites would be formed as a result of migration of the NiSi<sub>2</sub> precipitates through the amorphous silicon network. However, despite the lower crystallization temperature and higher growth rate as opposed to solid phase crystallization, the metal contamination after the MIC process is a serious problem which would degrade the electrical properties, such as high leakage current, bad subthreshold swing, and poor device stability. For the sake of mitigating the metal contamination issue of MIC, depositing the ultra-thin layer of discrete metal or using the metal solutions on a-Si are proposed to fabricate polycrystalline silicon thin films [1.36].

#### **1.3.3 Laser Crystallization of Amorphous Silicon Thin Films**

The laser crystallization seems to be the most promising for LTPS applications. This method avoids thermal damage to the glass substrate even the flexible substrate due to its extremely short duration and shallow melt-regrowth process. Furthermore, the laser-crystallized polycrystalline silicon films could be obtained better crystallinity with low intra-grain defects via liquid phase crystallization as compared with SPC and MIC. Therefore, the laser crystallization has been receiving considerable attention for applications of thin-film transistors and other silicon-on-insulator devices [1.37]-[1.43]. Laser crystallization of a-Si could be performed using a variety of lasers and different techniques. The laser modes can mainly be divided into two types, pulsed laser and continuous-wave (CW) laser. The excimer laser emits in UV light region with short pulse duration (10-30 ns) by the laser source of  $F_2$ , ArF, KrF, XeCl or XeF (the output wavelengths are 157, 193, 248, 308, and 351 nm, respectively). Besides, the CW laser emits in green light by the diode-pumped solid-state (DPSS) laser source of Nd: YVO<sub>4</sub> (532nm) [1.44].

Excimer laser crystallization (ELC) is by far the most widely used method at the moment. The basic principle of ELC is the phase transformation of silicon thin films from amorphous to single-crystal material via melting silicon thin films within a very short time. Although the a-Si thin films would be heated to the temperature of about 1200°C during excimer laser irradiation, the high temperatures are only persistent for tens of nanoseconds during the pulse duration of excimer laser. The most important advantage of excimer lasers is the strong absorption of UV light in silicon. As a result, most of the laser energy would be absorbed close to the surface of the silicon thin films and the thermal strain on the substrate would be much lower than in case of lasers with longer wavelength. Nevertheless, the polycrystalline silicon thin films fabricated by ELC suffer from narrow process window and instability of shot-to-shot laser energy, which result in the non-uniformity issue of grain structures. It has been reported that increasing the laser shots will reduce the surface roughness and obtain better crystallinity. The definition of laser shots is the overlaps between each laser shot, i.e., 20 shots correspond to 5% overlap per shot. The ELC method yields high-performance polycrystalline silicon TFTs on glass or plastic substrates with high throughput due to the large beam size of the high energy laser beam.

## **1.4 Motivation**

In order to realize the dream of 3D-ICs, several approaches such as wafer bonding process and layer-by-layer process have been proposed to achieve the structure consisting of stacked active IC layers sandwiched by insulating material since it is thought as the ultimate 3D-IC structure [1.45] [1.46]. However, wafer bonding process is less preferred because of wafer-to-wafer misalignment between layers, finite packing density, and more wafer usage. On the other hand, the layer-by-layer process shows great potential for realizing 3D-ICs directly on a single wafer due to the possibility of building high quality silicon thin films on an insulating material for the second IC layer and beyond, which would not only improve the compactness but also simplify the process of 3D-ICs. That is, the 3D-ICs with higher packing density, simpler process, and lower cost could be achieved by the layer-by-layer process, as opposed to the wafer bonding process. The most important concern about fabricating 3D-ICs using the layer-by-layer process is that the wafer temperature during fabricating SOI structures should be kept low enough not to affect the performance of devices in the lower layers. Therefore, applying LTPS technology with the 3D-stacked structure to the layer-by-layer process would be the most promising way to realize the ultimate 3D-ICs.

Recently, many researches have been proposed for the realization of 3D-stacked complementary metal-oxide-semiconductor (3D-stacked CMOS) using layer-by-layer process and LTPS technology [1.47]-[1.49]. Nevertheless, the LTPS technology used in these researches, such as MILC, SLS, and ELC, showed the great lack of throughput, device performance, and device uniformity. Moreover, expensive SOI wafers were also used in some of these researches, which would result in high cost and finite layers for the realization of 3D-ICs. In order to improve the practicability of LTPS technology for the 3D-IC applications, we will introduce the elevated channel method, which is a simple method to fabricate high quality polycrystalline silicon thin films on the insulating dielectrics. Besides, we are also anxious to equip the Three-Dimensional Stacked TFTs with Single Grain Boundary in the channel (3D-SSGB-TFTs) and exploit the potential of the 3D-SSGB-TFTs in practical 3D-stacked CMOS applications.

## **1.5 Thesis Organization**

In chapter 1, a brief overview of 3D-ICs and LTPS TFTs technology was given to explain the crystallization process. The motivations of this thesis were subsequently explained to introduce this thesis.

In chapter 2, technologies for realizing 3D-stacked CMOS, including fabrication processes and design issues, were introduced. Then the elevated channel method and the single grain boundary polycrystalline silicon thin-film transistors with bottom gate structure were introduced. Also, the experimental processes of elevated channel thin films were introduced. The mechanism of lateral growth of elevated channel thin films was proposed by material analysis. The material properties were analyzed by scanning electron microscopy (SEM).

In chapter 3, the process flows for the fabrication of 3D-SSGB-TFTs were introduced. The electrical characteristics, including the field-effect mobility, the subthreshold swing, the threshold voltage, and the uniformity were investigated. Also, the electrical characteristics of 3D-SSGB-TFTs for the CMOS applications would be discussed in detail.

1896

Finally, summary and conclusions were given in chapter 4.

# Chapter 2

# Basic Concepts of 3D-Stacked CMOS and Fabrication of Location-Controlled Single Grain Boundary by Elevated Channel Methods Using Excimer Laser Annealing Devices



## 2.1 Technologies for Realizing 3D-Stacked CMOS

To reduce footprint and interconnect distance, stacking devices on top of each other to form integrated circuits with the multilayer structure is an effective way. Therefore, the realization of three-dimensional stacked complementary metal-oxide semiconductor (3D-stacked CMOS) could be an elementary goal for the 3D-IC applications. Generally, the technologies for realizing 3D-stacked CMOS could be classified into two major categories, one is that the active devices and interconnects interleaving each other and the other is that the active devices and interconnects grouped separately, as illustrated in Fig. 2-1. Making active devices and interconnects interleave could provide flexibility in performing vertical and horizontal routing. Nevertheless, this method becomes impractical in the layer-by-layer process since the allowable thermal budget is significantly reduced after the formation of the interconnect metals. Moreover, the circuit density for this method would be limited by the via size and spacing that can be achieved. Therefore, this method becomes less attractive for applications requiring very densely packed active devices such as memory. The other method for realizing 3D-stacked CMOS is having all the active device layers formed before the interconnect metal. The active devices can be fabricated in a layer-by-layer sequential manner by this method. Furthermore, this method could allow the active devices to be packed very closely together and has been applied to fabricate high-density static random access memory (SRAM) cells [2.1]-[2.4]. The major challenge for this method is the formation of high-quality silicon films beyond the first device layer. To achieve high circuit density, wafer bonding after active device fabrication is less preferred because of the wafer-to-wafer misalignment between layers. As a result, to fabricate the 3D-stacked CMOS using the layer-by-layer process, the formation of high-quality upper silicon layers on the insulating dielectrics is definitely required. For further consideration of fabricating 3D-stacked CMOS with the layer-by-layer approach, several specific fabrication processes and design issues will be introduced in the following sections.



#### 2.1.1 Fabrication Processes for Realizing 3D-Stacked CMOS

There are more factors have to be considered when fabricating the 3D-stacked CMOS, as opposed to the conventional 2D CMOS. In the layer-by-layer process, the devices in the bottom active layer are fabricated first before processing the top layer. One major concern in this process is the thermal budget experienced by the lower layer when processing the upper devices, which might result in serious dopant diffusion in the source, drain, and gate regions. This issue would not only limit the dopant activation process for the upper-layer devices but also the formation of high-quality silicon film for active device fabrication since most methods for the formation of high-quality silicon layers require high-temperature treatment. Therefore, using the conventional layer-by-layer process without the LTPS technology alone could only produce stacked CMOS circuits with a few layers. Considering the thermal budget, it is preferred to have the n-channel devices fabricated in the lower

layers and the p-channel devices fabricated in the upper layers because of the more serious diffusion at high temperature of p-type dopants (mostly boron) compared with n-type dopants.

Recently, some simultaneous multilayer processing methods have been developed in which all devices on different active layers are being fabricated at the same time. This method resolved the thermal budget problems in the conventional layer-by-layer process without the LTPS technology. As all devices are fabricated after the formation of multilayer high-quality silicon films, the constraints to anneal the material using low-temperature processes could be relieved. More mature material-handling processes such as layer transfer with wafer bonding and double separation by implantation of oxygen (SIMOX) can be used to form the multiple high-quality silicon device layers [2.5]. Nevertheless, the simultaneous multilayer processing presents many challenges, such as the gate definition of the lower layer, doping of the bottom devices, and interconnecting different layers. That is, the simultaneous multilayer processing still suffers from complex procedures and finite usable range. Therefore, the layer-by-layer process with novel LTPS technology might be the most promising fabrication approach for realizing the 3D-stacked CMOS due to its low thermal budget and simple procedures.

1896

### 2.1.2 Design Issues for Realizing 3D-Stacked CMOS

In order to totally exploit the advantage of small footprint offered by the 3D-stacked CMOS structure, the layout of devices in standard circuit components must be carefully designed. Generally, a basic CMOS inverter requires the p-channel devices to have twice the channel width of the n-channel devices to provide symmetrical rise and fall time, as illustrated in Fig. 2-2 (a). When directly stacking the n-channel device and the p-channel device together, the footprint is apparently limited by the larger p-channel device as shown in Fig. 2-2 (b). Therefore, the area-saving resulting from the 3D-stacked CMOS structure is lower than expected. In more advanced CMOS technology, double-gate devices have been proposed. In this case, the p-channel devices can be implemented with the double-gate structure while the n-channel devices are designed with a conventional single-gate structure to reduce the footprint, as illustrated in Fig. 2-2 (c). That is, a 3D-stacked CMOS with both symmetric electrical characteristics and enhanced area-saving could be achieved at the same time by stacking a double-gate p-channel device and a single-gate n-channel device using

the same channel length and width.

## **2.2 Introduction to Elevated Channel Method**

In order to realize LTPS thin films, several methods have been proposed, such as SPC, MILC, and laser annealing [2.6]-[2.9]. Among these methods, the ELC might be the most promising one due to simple process and no metal contamination issue. Moreover, the unique advantages of strong optical absorption of the UV light, which the excimer laser emits in, in silicon and short pulse duration show that high temperature could be produced in the silicon surface region without significant damage of glass substrates [2.10]. Furthermore, ELC polycrystalline silicon thin films show good crystallinity and few intra-grain defects because of the melt-regrowth process. During excimer laser annealing process, the mechanism of grain growth is very sensitive to the laser energy density, as illustrated in Fig. 2-3. As shown in Fig. 2-3 (a), when the laser energy density is sufficiently high to cause the complete melting of the entire a-Si thin film, homogeneous nucleation occurs for deep super-cooling, resulting in small grain size [2.11]. As shown in Fig. 2-3 (b), when the laser energy density is relatively low to cause only surface melting of a-Si thin films but not the entire silicon films, vertical solidification would occur and the un-melted solid layer remains to be a-Si, while the melted silicon layer already transform into polycrystalline silicon with small grain size [2.12]. When the laser energy density is controlled around a certain threshold value, large-grained polycrystalline silicon films could be obtained with grain sizes many times larger than the thickness of the total silicon film, as illustrated in Fig. 2-3 (c). This is the so-called super lateral growth (SLG) regime [2.13], which shows the behavior of melted a-Si to recrystallize from very few un-melted Si residues to each other. That is, the lateral growth phenomenon, which causes large grain size, could be realized with very few residues as seeds.

Nevertheless, there are still some limits for the ELC process even when the laser energy density is controlled in the SLG regime. Firstly, the seeds of SLG regime only appear randomly. That is, the location of grain and grain boundary could not be controlled and thus the variation of grain size would be large. Fig. 2-4 shows the non-uniformity of grain size. Secondly, there are many fluctuation factors in the ELC process, i.e., the pulse-to-pulse variation of excimer laser energy, the variation of a-Si film thickness, and the narrow process window of ELC process. As a result, a novel method, the Elevated Channel Method, is proposed to enhance the uniformity of grain crystallinity and the location of grain and grain boundary. Furthermore, much larger process window could be obtained with the elevated channel method, as opposed to the conventional ELC process.

In the following sections, the experimental procedures of the elevated channel method would be introduced. The lateral-growth mechanism of the elevated channel method would be studied by material analysis equipments. The material properties of the elevated channel thin films were investigated by scanning electron microscopy (SEM).

# 2.3 Introduction to Single Grain Boundary (SGB) and Bottom Gate (BG) Polycrystalline Silicon Thin-Film Transistors Fabricated by Elevated Channel Method

The bottom-gate (BG) structure, which locates the gate electrode below the semiconductor layer, is the most common configuration for a-Si TFTs because of the clean interface. Therefore, if the bottom-gate is used for polycrystalline silicon TFTs, it would offer some benefits over the top-gate structure for the AMLCD applications. Firstly, clean interface control could be easily achieved because of the ability to deposit the gate dielectric and silicon films sequentially in a single system without breaking vacuum. Secondly, the plasma hydrogenation diffusion rate in the bottom-gate TFT structure is significantly higher than that in the top-gate (TG) TFT structure since the channel thin film is not blocked by the gate-electrode thin films during hydrogenation passivation. As a result, in the early stage of the development of LTPS TFTs, bottom-gate TFT structure was very attractive since the excimer laser annealing was thought as an additional process step to the a-Si TFTs. Nevertheless, bottom-gate TFTs suffered from worse electrical performance than top-gate TFTs. Generally, the effective carrier mobility of bottom-gate TFTs is much lower than that of top-gate TFTs due to the smaller polycrystalline silicon grain size and poor crystallized silicon grain quality, which were resulted from the bottom-gate metal acting as a heat sink during the ELC process [2.14]-[2.15]. Therefore, only a few studies have been conducted

for bottom-gate TFTs with short channel length and top-gate TFTs have been widely adopted in AMLCDs for the last decade.

In the following sections, a novel and simple lateral grain growth method would be proposed using the conventional fabrication process of bottom-gate a-Si TFTs. When the excimer laser irradiation is applied on the a-Si thin film, the applied laser energy density is controlled to completely melt the thin region of a-Si film in the channel region but partially melt the thicker region of a-Si films near the edges of bottom gate. As a result, lots of un-melting solid seeds remain near the edges of bottom gate electrode and a lateral temperature gradient could be produced between the local thin and thick regions of a-Si film, and the lateral grain growth would start from the un-melted silicon solid seeds at the base neighbor to the bottom-gate corner, then extended toward the completely melted region until the solid-melt interface from opposite direction could impinge, as shown in Fig. 2-5. Therefore, large and uniform longitudinal grains could be formed in the device channel regions, which result in the improved device performance and uniformity. Furthermore, a wide laser process window could be also shown in this method.

# 2.4 Material Analyses of Single Grain Boundary Polycrystalline Silicon Thin Films Fabricated by Elevated Channel Method

# 2.4.1 Process Flows of Material Analyses of Single Grain Boundary Polycrystalline Silicon Thin Films Fabricated by Elevated Channel Method

The detailed process flows of prepared samples of the bottom layer and the top layer were shown in Fig. 2-6 and Fig. 2-7, respectively. For preparing the samples of the bottom layer, firstly, thermal oxide films with thickness of 20000Å-thick were deposited as buffer

oxide by atmospheric-pressure chemical vapor deposition (APCVD) at 980°C. Secondly, in-situ doping phosphorus polycrystalline silicon thin films with thickness of 1000Å-thick were deposited by pyrolysis of pure  $SiH_4$  and  $PH_3$  by low-pressure chemical vapor deposition (LPCVD) at 550°C on the buffer oxide. Thirdly, the doped polycrystalline silicon layer was defined to form polycrystalline silicon gate by transverse coupled plasma reactive ion etch (TCP-RIE). Fourthly, a 1000Å-thick TEOS oxide layer was deposited as gate oxide by LPCVD at 700°C. Fifthly, a 1000Å-thick amorphous silicon layer was deposited as the active layer by LPCVD at 550°C with SiH<sub>4</sub> as gas source. The elevated channel was named after the channel region which is elevated for bottom-gate structure. Laser crystallization was performed by KrF excimer laser ( $\lambda$ =248nm). The excimer laser system was shown in Fig. 2-8. During the laser irradiation, the samples were located on a substrate in a vacuum chamber pumped down to 10<sup>-3</sup> Torr and the substrate was maintained at room temperature. The number of laser shots per area was 20 (i.e., 95% overlapping) and laser energy density was varied. For preparing the samples of the top layer, the process flows started from the already prepared bottom layer samples. Firstly, TEOS oxide films with different thicknesses of 1000Å and 5000Å were deposited as separation oxide by LPCVD at 700°C. Secondly, the same fabrication processes, including the polycrystalline silicon gate, the TEOS gate oxide, and the amorphous silicon active layer, of the bottom layer samples were repeated. Then, excimer laser crystallization with the same conditions of the bottom layer samples were also repeated. The grain structure of the crystallized polycrystalline silicon thin film was analyzed using the scanning electron microscopy (SEM). Besides, in order to facilitate the SEM observation, all the samples were processed by Secco etching before SEM analysis.

### 2.4.2 Scanning Electron Microscopy (SEM) Analysis

It has been reported that lateral thermal gradient could arise as a result of the heat generated at moving solid-melting interface [2.16]. When a proper laser energy density irradiated the silicon thin film containing different thicknesses, the thin region in the channel region was completely melted while the thick region in the corner due to the step structures of the bottom gate was only partially melted, leaving behind islands of solid material. Therefore, grains would grow laterally towards the complete melting region from the retained solid seeds. The lateral growth would start from the still solid amorphous

silicon spacer seeds and stretch toward the completely melted region until the solid-melt interface from opposite direction collided. The grain boundaries perpendicular to the current flow in the channel region could be reduced because of the in-situ design of thin channel region. As a result, the field-effect mobility of polycrystalline silicon TFTs could be greatly enhanced with this crystallization method. On the other hand, when a longer channel length was adopted for this crystallization method, the laser energy would have to be increased high enough to make longitudinal grains collide with those grown from the other side, or small grains resulted from spontaneous homogeneous nucleation would form in the center of the channel region.

Fig. 2-9 and Fig. 2-10 show the SEM graphs of polycrystalline silicon thin films in the bottom layer with different laser energy densities while the channel length was kept at 1.2µm and 2µm, respectively. Also, Fig. 2-11 shows the SEM graphs of polycrystalline silicon thin films in the bottom layer with different channel lengths while the laser energy density was kept at 460mJ/cm<sup>2</sup>. It was found that the largest size of longitudinal grains formed in the channel was about 0.7um, which means that the single grain boundary could be achieved when the channel length was under 1.5µm and proper laser energy densities were applied. As the laser energy density was increased from 420mJ/cm<sup>2</sup> to 500mJ/cm<sup>2</sup>, we obtained analogous gate structure in channel region. As expected, when the laser energy densities are controlled to complete melt of 1000 Å-thick silicon thin film in the channel region but partial melting of the thicker a-Si film near the edge of the bottom-gate corners, there are always two columns of longitudinal grains colliding in the middle of channel region. Therefore, if the channel length were adjusted in a moderate distance, lateral grain growth will be manufactured without any spontaneous nucleation as the applied laser energy density is beyond the fully melting threshold of the thin a-Si region. If the spontaneous nucleation can be suppressed or delayed, the lateral grain growth would become longer, thus producing larger silicon grains. The higher local temperature in the completely melting region resulting from the higher laser energy density implies that the corresponding longer time to achieve the deeply super-cooling is required for spontaneous nucleation. As a result, while the channel length was kept at 1.2µm and 2µm, larger grains were obtained when the laser energy density was  $460 \text{mJ/cm}^2$ , as opposed to the laser energy density was under 440mJ/cm<sup>2</sup>. On the other hand, while the channel was kept at 1.2µm and 2µm, the obtained grains were almost the same with different laser energy densities of 460mJ/cm<sup>2</sup> and 500mJ/cm<sup>2</sup>, which means that the total a-Si layer was not completely melted when laser energy density was 500mJ/cm<sup>2</sup>, thus the deeply super-cooling would not

generate at corners of the bottom gate. That is, we could conclude that the process window of the elevated channel method is much larger than that of conventional excimer laser annealing on whole flat amorphous silicon thin film. For comparison, conventional SPC polycrystalline silicon thin films with the same bottom-gate structure as the ELC samples were also fabricated in the same run, as shown in Fig. 2-12.

Fig. 2-13 shows the SEM graphs of polycrystalline silicon thin films in the top layer on a 5000Å-thick separation oxide layer with different laser energy densities while the channel length was kept at 1.2µm, and Fig. 2-14 shows the SEM graphs of the same films with different channel lengths while the laser energy density was kept at 460mJ/cm<sup>2</sup>. It was found that the results of lateral growth, including the largest grain size and process window, were almost the same as in the bottom layer. Moreover, when the thickness of the separation oxide layer was changed to 1000Å, the same results of lateral growth as in the bottom layer were obtained in the top layer again, as shown in Fig. 2-15 and Fig. 2-16. Therefore, stacked SGB polycrystalline silicon thin films isolated by separation oxide layers were successfully achieved by means of the elevated channel method. What is more, the process window of this method was almost the same for separation oxide layers with different thicknesses of 1000Å and 5000Å. The cross-sectional SEM image of the 3D-SSGB-TFTs is shown in Fig. 2-17.

# **Chapter 3**

# Investigation of the Characteristics of 3D-Stacked Single Grain Boundary Thin-Film Transistors (3D-SSGB-TFTs) for the CMOS Applications



## **3.1 Introduction**

In the last chapter, 3D-SSGB-TFTs were fabricated by the elevated channel method and the electrical characteristics of 3D-SSGB-TFTs, including the SGB-TFTs in individual layers of 3D-SSGB-TFTs and 3D-SSGB-TFTs for the CMOS applications, were briefly investigated and analyzed. In this chapter, process flows for the fabrication of 3D-SSGB-TFTs using the elevated channel structure would be introduced. In the first part of this chapter, we would compare the electrical characteristics of single layer devices, including device performance and device-to-device uniformity, in different device layers and 3D-structures by means of the fabrication of 3D-SSGB-TFTs crystallized with the elevated channel method. In the second part of this chapter, we would investigate the electrical characteristics of 3D-SSGB-TFTs for the CMOS applications as an inverter. Also, the electrical characteristics of single layer devices in 3D-SSGB-TFTs with different structure and dopant arrangements during the CMOS operation mode were investigated and compared with each other.

# 3.2 Electrical Characteristics of 3D-SSGB-TFTs Fabricated by Elevated Channel Method

## 

# 3.2.1 Process Flows of 3D-SSGB-TFTs

Detailed process flows of prepared samples were shown in Fig. 3-1. And the crystallization of polycrystalline silicon was carried out by the elevated channel method.

For the bottom layer devices, at first in-situ doping phosphorus polycrystalline silicon thin film with thickness of 1000Å-thick were deposited by pyrolysis of pure SiH<sub>4</sub> and PH<sub>3</sub> by LPCVD at 550°C on oxidized silicon substrates with oxide thickness of 2µm. Then, the doped polycrystalline silicon layer was defined to form the bottom gate by transverse coupled plasma reactive ion etch (TCP-RIE). Next, a 1000Å-thick TEOS bottom-gate (BG) oxide layer was deposited by LPCVD at 700°C. After the deposition of gate insulator, the 1000Å-thick a-Si layer was deposited as the active layer by LPCVD at 550°C with SiH<sub>4</sub> as gas source. The elevated channel structure was formed and then laser crystallization was performed by KrF excimer laser ( $\lambda$ =248nm). During the laser irradiation, the samples were located on a substrate in a vacuum chamber pumped down to  $10^{-3}$  Torr and the substrate was maintained at room temperature. The number of laser shots per area was 20 (i.e., 95% overlapping) and laser energy density was varied. After laser crystallization, a phosphorus ion implantation with a dosage of  $5 \times 10^{15}$  cm<sup>-2</sup> and energy of 36keV was performed to form source and drain regions of the bottom n-channel devices, and a boron ion implantation with a dosage of  $5 \times 10^{15}$  cm<sup>-2</sup> and energy of 65keV was performed to form source and drain regions of the bottom p-channel devices. The polycrystalline silicon active layers were etched to define the active channel region by TCP-RIE. Then, TEOS oxide layers with different thicknesses of 1000Å and 5000Å were deposited separately as the separation layer between the top and bottom device layer by LPCVD at 700°C. For fabrication of the top layer devices, the process flows were analogous to that of the bottom layer devices demonstrated above. Firstly, in-situ doping phosphorus polycrystalline silicon thin film with thickness of 1000Å-thick were deposited by pyrolysis of pure SiH<sub>4</sub> and PH<sub>3</sub> by LPCVD at 550°C on the separation oxide layer. Secondly, the doped polycrystalline silicon layer was defined to form the bottom gate by transverse coupled plasma reactive ion etch (TCP-RIE). Thirdly, a 1000Å-thick TEOS bottom-gate (BG) oxide layer was deposited by LPCVD at 700°C. After the deposition of gate insulator, the 1000Å-thick a-Si layer was deposited as the active layer by LPCVD at 550°C with SiH<sub>4</sub> as gas source. The elevated channel structure was formed and then laser crystallization was performed by KrF excimer laser  $(\lambda=248nm)$ . During the laser irradiation, the samples were located on a substrate in a vacuum chamber pumped down to  $10^{-3}$  Torr and the substrate was maintained at room temperature. The number of laser shots per area was 20 (i.e., 95% overlapping) and laser energy density was varied. After laser crystallization, a phosphorus ion implantation with a dosage of  $5 \times 10^{15}$  cm<sup>-2</sup> and energy of 36keV was performed to form source and drain regions of the top n-channel devices, and a boron ion implantation with a dosage of  $5 \times 10^{15}$  cm<sup>-2</sup> and energy of 65keV was performed to form source and drain regions of the top p-channel devices. The types of top and bottom layer devices in the 3D-SSGB TFTs would be complementary to each other for the further CMOS applications. The polycrystalline silicon active layers were etched to define the active channel region by TCP-RIE. A 5000Å-thick TEOS oxide layer was then deposited as the passivation layer by LPCVD at 700°C. Then, contact holes opening by TEL5000-RIE and metallization with AlCuSi by FSE Cluster PVD were carried out. Finally, AlCuSi sintering was carried out at 400°C to reduce the series resistance. No dopant activation was performed during the device fabrication process. It should be mentioned that there were two kinds of contacts in the 3D-SSGB-TFTs, one was for the single layer devices and the other was for the 3D-stacked CMOS operation.

# 3.2.2 Electrical Characteristics of SGB-TFTs in Individual Layers of 3D-SSGB-TFTs
### **3.2.2.1 Electrical Characteristics of SGB-TFTs**

It has been demonstrated that large and longitudinal grains could be formed in the channel region by the elevated channel method in section 2.2. The grain structure would have a significant influence on the electrical characteristics of the fabricated TFTs. In section 2.4.2, it was found that the SGB channels could be achieved when the channel length was 1µm with the laser energy density was from 460mJ/cm<sup>2</sup> to 500mJ/cm<sup>2</sup> and the number of laser shots was 20 (ie. 95% overlapping). As a result, the optimized laser process conditions in this thesis for SGB-TFTs with the channel length of 1µm would be thought as the laser energy density of 460mJ/cm<sup>2</sup> and 20 laser shots due to the concern of laser energy efficiency. Besides, there were four kinds of structure conditions for each type of SGB-TFTs in the 3D-SSGB TFTs since there were both two conditions for separation oxide thicknesses and dopant arrangements.

Fig. 3-2 and Fig. 3-3 showed the typical transfer characteristics of n-channel SGB-TFTs with both channel length and width of 1µm, in which the thickness of gate oxide was 1000Å. Fig. 3-4 and Fig. 3-5 showed the typical transfer characteristics of p-channel SGB-TFTs with both channel length and width of 1µm, in which the thickness of gate oxide was 1000Å. The laser process conditions were optimized. The threshold voltage was defined as the gate voltage required to achieve a normalized drain current of I<sub>d</sub> =  $(W/L) \times 10^{-8} \text{ A}$  at  $|V_{ds}| = 0.1 \text{ V}$ . The subthreshold swing was defined as the constant minimum value of the subthreshold curve before the curve takes off, and the equivalent was d(log I<sub>d</sub>)/d(V<sub>g</sub>) at  $|V_{ds}| = 0.1 \text{ V}$ . The equivalent field-effect mobility was extracted from the maximum transconductance in the linear region of I<sub>d</sub> -V<sub>g</sub> characteristics at  $|V_d| = 0.1 \text{ V}$  (i.e., the formula of  $\mu=g_m/[(W/L)V_{ds} \text{ Cox}]$ ). The on/off current ratio was defined as the ratio of maximum drain current over minimum drain current at  $|V_d| = 3 \text{ V}$ . Several important electrical characteristics of the SGB-TFTs were summarized in Table 3-1 and Table 3-2 for channel type of N-type and P-type, respectively.

It is notable that the definition of field-effect mobility of double gate TFTs was analogous to *HARA et al.* in this thesis [3.1]. The definition of field-effect mobility could be approached by two aspects. One was the physical meaning of carrier transport capability of polycrystalline silicon layer, which was defined by the following equation:

$$\mu = g_{m}^{\prime} / [(2W/L) \cdot C_{ox} \cdot V_{ds}] \dots (1),$$

while the channel width was 2W due to the number of field induced channel was two.

The other definition was corresponding to the carrier transport capability in the occupied area of active region, which was defined by the following equation:

$$\mu^* = g_m / [(W/L) \cdot C_{ox} \cdot V_{ds}]....(2),$$

while the channel width was W because of the occupied width of active region was only W.

In this thesis, the latter definition was adopted; the name of "equivalent field-effective **mobility**" and the symbol of " $\mu$ \*" was used to avoid the confusion with the first definition.

According to Fig. 3-2~Fig. 3-5 and Table 3-1~Table 3-2, both the n-channel and p-channel SGB-TFTs exhibited good electrical characteristics in all kinds of structure conditions for the 3D-SSGB TFTs. Take the dimension of L=W=1µm for example, n-channel SGB-TFTs with equivalent field-effect mobility of about 320 cm<sup>2</sup>/V-s could be achieved by using the elevated channel method while the mobility of conventional SPC n-channel TFTs having the same device dimension as the SGB-TFTs was only about 34 cm<sup>2</sup>/V-s. In the same dimension as above, p-channel SGB-TFTs with equivalent field-effect mobility of about 140 cm<sup>2</sup>/V-s could be achieved by using the elevated channel method while the mobility of conventional SPC p-channel TFT having the same device dimension as the SGB-TFTs was only about 12 cm<sup>2</sup>/V-s. Furthermore, In L=W=1µm devices, we obtained subthreshold swing of the n-channel SGB-TFTs about 0.45V/decade, while that of conventional SPC n-channel TFTs having the same device dimension as the SGB-TFTs was only about 2.3V/decade. Similarly, the on/off current ratio of the n-channel and p-channel SGB-TFTs with L=W=1 $\mu$ m was about 10<sup>7</sup> to 10<sup>8</sup>, while that of the conventional SPC TFTs was under 10<sup>7</sup>. It was found that SGB-TFTs with the same dopant type showed almost the same well transfer characteristics no matter what layer they were in and what the thickness of separation oxide was, which corresponded to the results of SEM analysis in section 2.4.2. Fig. 3-6~Fig. 3-9 displayed the typical output characteristics of the SGB-TFTs with device layer and dopant type of bottom layer/N-type, top layer/N-type, bottom layer/P-type, and top layer/P-type, respectively. It was found again that SGB-TFTs with the same dopant type exhibited almost the same well output characteristics no matter in what kind of structure condition. Therefore, high-performance SGB-TFTs in both the top and bottom layers of the 3D-SSGB-TFTs were successfully achieved due to the good crystallinity SGB silicon

channel crystallized by the elevated channel method. Since the electrical characteristics of the same type SGB-TFTs in different structure conditions was very close to each other, the uniformity of SGB-TFTs in different device layers of 3D-SSGB-TFTs would be discussed in the next section.

### **3.2.2.2 Uniformity Investigation of SGB-TFTs**

Fig. 3-10 and Fig. 3-11 showed the dependence of field-effect mobility on the device dimension for TFTs in different device layers of 3D-Stacked structure with different separation oxide thicknesses and dopant arrangements. Twenty TFTs for each device dimension were measured with optimal laser irradiation condition for maximum field-effect mobility to investigate the device-to-device uniformity. The vertical bars in the figures indicated the minimum and maximum characteristic values obtained at the specific laser energy density, and the symbols were the average calculated characteristic values. The mobility of each type of TFTs increased as the channel length decreased, which indicated that the grain boundaries perpendicular to the direction of current flow acted as strong trapping centers which degraded the performance of TFTs resulting from grain boundary potential barrier height [3.2]-[3.4]. Besides, the field-effect mobility decreased significantly when the device dimension was over 1.5µm, indicating that channel lengths above 1.5µm were too long to achieve the SGB by elevated channel method as mentioned in section 2.4.2. Fig. 3-12~Fig. 3-17 displayed the dependence of several electrical characteristics, including the field-effect mobility, the subthreshold swing, and the threshold voltage, on laser energy densities for the SGB-TFTs with L=W=1µm. For the same dopant type SGB-TFTs in different structure conditions, the dependence of all the electrical characteristics as mentioned above on laser energy density was very weak and similar to each other. For the N-type SGB-TFTs in different structure conditions, the mobility, the subthreshold swing, and the threshold voltage were always around 300cm<sup>2</sup>/V-s, 0.5V/decade, and -1V. And for the P-type SGB-TFTs in different structure conditions, the mobility, the subthreshold swing, and the threshold voltage were always around 140cm<sup>2</sup>/V-s, 0.7V/decade, and -3V. Therefore, excellent device-to-device uniformity was achieved due to the large process window of the elevated channel method (460mJ/cm<sup>2</sup> ~ 500mJ/cm<sup>2</sup> at least), which was shown in different structure conditions of 3D-SSGB-TFTs. What is more, take the dimension of L=W=1µm with optimized laser process conditions for example, Fig.

3-18~Fig. 3-23 showed the comparison of equivalent field-effect mobility, subthreshold swing, and threshold voltage for the N-type and P-type SGB-TFTs respectively. Twenty-two SGB-TFTs were measured to investigate the device-to-device variation for each structure condition, then twenty of which were chosen for the exclusion of unexpected extreme value under statistics. Referring to Table 3-3 and Table 3-4, the values of the average and standard deviation of each electrical characteristic of the same type SGB-TFTs in different structure conditions were almost the same. For the N-type SGB-TFTs in different structure conditions, average values of the mobility, the subthreshold swing, and the threshold voltage were always around 313cm<sup>2</sup>/V-s, 0.52V/decade, and -0.73V. And for the P-type SGB-TFTs in different structure conditions, average values of the mobility, the subthreshold swing, and the threshold voltage were always around 140cm<sup>2</sup>/V-s, 0.6V/decade, and -3V. Moreover, for each electrical characteristic of the same type SGB-TFTs in different structure conditions, the standard deviation values were always much smaller than the average values. For the N-type SGB-TFTs in different structure conditions, standard deviation values of the mobility, the subthreshold swing, and the threshold voltage were always around 10cm<sup>2</sup>/V-s, 0.08V/decade, and 0.26V. And for the P-type SGB-TFTs in different structure conditions, standard deviation values of the mobility, the subthreshold swing, and the threshold voltage were always around 4cm<sup>2</sup>/V-s, 0.16V/decade, and 0.5V. As a result, we could conclude that high performance multi-layer SGB-TFTs with good uniformity could be fabricated easily using elevated channel method in different structure conditions of the 3D-SSGB TFTs.

# 3.2.3 Electrical Characteristics of 3D-SSGB-TFTs for the CMOS Applications

## **3.2.3.1 Voltage Transfer Characteristics of 3D-SSGB-TFTs**

In order to realize the 3D-SSGB-TFTs as a 3D-stacked CMOS, specific contacts of the 3D-SSGB-TFTs were fabricated as mentioned in section 3.2.1. For the contacts of 3D-stacked CMOS, the gates of the top layer device and the bottom layer device were directly connected as the common gate contact to receive input signals. The common source/drain contact for output signals was also made by directly connecting the source/drain regions of the top layer device and the bottom layer device. The contacts for

the remaining isolated source/drain regions of the top layer device and the bottom layer device would be connected to the supply voltage ( $V_{dd}$ ) and ground (GND) for the P-type device and the N-type device, respectively. The 3D-SSGB-TFTs for CMOS applications were all with L=W=1µm and optimized laser process conditions.

Since the CMOS inverter the most fundamental function of CMOS applications, electrical characteristics of 3D-SSGB-TFTs as a CMOS inverter were investigated for realizing the 3D-stacked CMOS applications. Fig. 3-24.~Fig. 3-25 showed the voltage transfer characteristics of the 3D-SSGB-TFTs as a 3D-stacked CMOS inverter with different structure conditions. It was found that the 3D-SSGB-TFTs showed abrupt transition within the input voltage range of 0.2V at both high and low supply voltage with different structure conditions, which corresponded to the high performance and uniformity of the devices in both top and bottom layers of 3D-SSGB-TFTs in all kinds of structure conditions as mentioned in section 3.2.2. The other reason for the good transfer characteristics might be the threshold voltages of the P-type SGB-TFTs were always below that of the N-type SGB-TFTs, which were about -3V and -1V for P-type and N-type respectively. Since the threshold voltages of P-type SGB-TFTs were always below that of the N-type SGB-TFTs, the P-type and N-type devices would not be turned on at the same input voltage. That is, the output voltage of 3D-SSGB-TFTs could avoid being affected by supply voltage and ground at the same time, thus the transfer characteristics would be abrupt and steady. As a result, a 3D-stacked CMOS inverter was successfully achieved by the proposed 3D-SSGB-TFTs using the elevated channel method under different 3D-stacked-structure conditions.

## 3.2.3.2 Double-Gate Effect on 3D-SSGB-TFTs

In advanced CMOS applications, the output current of devices would significantly affect the performance of the whole IC especially for the analog design. Take the CMOS current mirror for example, the dependency of the output current ( $I_{out}$ ) on  $V_{DS}$  would strongly affect the current mirror configurations [3.5]. Therefore, symmetric output characteristics of P-type and N-type devices in the CMOS are definitely required. In order to improve the symmetry of the output characteristics of P-type and N-type devices in the CMOS, we proposed the 3D-SSGB-TFTs with the compact stacked structure as mentioned in section 1.4. When the 3D-SSGB-TFTs were under the CMOS operation, the bottom layer device would be driven by two gates, including the gates of the bottom layer device and the

top layer device. On the other hand, the top layer device of 3D-SSGB-TFTs would be driven by only one gate during the CMOS operation. Therefore, the different gate-driving modes for 3D-SSGB-TFTs under the CMOS operation might be a simple approach to improve the symmetry of the output characteristics of P-type and N-type devices in 3D-SSGB-TFTs. Fig. 3-26~Fig. 3-29 showed the electrical characteristics of the bottom layer devices of 3D-SSGB-TFTs driven by two modes, the single bottom-gate mode and the double common-gate mode. It was found that the performance of bottom layer devices would be strongly enhanced when the thickness of separation oxide layer was the same as the gate oxide layer (ie. 1000Å). The enhancement of the bottom layer devices of 3D-SSGB-TFTs should be resulted from the double gate structure formed by the proper thickness of separation oxide layer, which had been reported that would enhance the electrical characteristics rather than the single gate structure [3.6]-[3.8]. When the thickness of separation oxide layer was the same as the gate oxide layer, the mobility, the subthreshold swing, the threshold voltage, and the on/off current ratio for the N-type/P-type SGB-TFTs of 3D-SSGB-TFTs driven by the double common-gate mode were about 609/212 cm<sup>2</sup>/V-s, 0.362/0.384 V/decade, -0.83/-2.07 V, and 1.87×10<sup>8</sup>/1.07×10<sup>7</sup>. On the other hand, the performances of bottom layer devices driven by the two modes would be almost the same when the separation oxide layer was much thicker than the gate oxide layer (ie. 5000Å). Detailed characteristics of the bottom layer devices of 3D-SSGB-TFTs driven by the two modes were summarized in Table 3-5 and Table 3-6. Fig. 3-30~Fig. 3-33 displayed the electrical characteristics of the top layer devices and the bottom layer devices of 3D-SSGB-TFTs during the CMOS operation with different structure conditions. It was found that when the P-type SGB-TFTs were fabricated in the bottom device layer of 3D-SSGB-TFTs and the thickness of separation oxide layer was the same as the gate oxide layer, the performance of P-type SGB-TFTs would be greatly enhanced due to the double-gate effect resulted from proper thickness of the separation oxide layer and common-gate driving during CMOS operation. As a result, the symmetry of output characteristics of P-type and N-type devices of the 3D-SSGB-TFTs as a 3D-stacked CMOS was also improved when the P-type SGB-TFTs were fabricated in the bottom device layer of 3D-SSGB-TFTs and the thickness of separation oxide layer was the same as the gate oxide layer. With the proper device structure as mentioned above, the benefits including small device area, high packing density, and better symmetric of output characteristics were successfully achieved at the same time by using the 3D-SSGB-TFT technology.

# Chapter 4

# **Summary and Conclusions**



In this thesis, we had demonstrated the high performance 3D-stacked single grain boundary thin-film transistors (3D-SSGB-TFTs) fabricated by the elevated channel method with excimer laser irradiation. The results and discussions were summarized in this chapter.

High-performance SGB-TFTs with equivalent field-effect mobility exceeding 300 cm<sup>2</sup>/V-s for the n-channel devices and 140 cm<sup>2</sup>/V-s for the p-channel devices have been fabricated, and wide process window was obtained as well. The SGB-TFTs fabricated by the elevated channel method in different structure conditions of 3D-SSGB-TFTs not only exhibited better electrical characteristics than the conventional SPC TFTs but also demonstrated excellent uniformity. The standard deviation of mobility was lower than 12 cm<sup>2</sup>/V-s for the n-channel devices and 5 cm<sup>2</sup>/V-s for the p-channel devices. The standard deviation of subthreshold swing was lower than 0.1 V/decade for the n-channel devices and 0.2 V/decade for the p-channel devices. The standard deviation of threshold voltage was lower than 0.3 V for the n-channel devices and 0.6 V for the p-channel devices. As a CMOS inverter, the 3D-SSGB-TFTs showed abrupt voltage transfer characteristics within the input voltage range of 0.2V at both high and low supply voltage, which is the most fundamental function requirement of the CMOS applications. Since symmetric electrical characteristics

are also required for advanced CMOS applications such as analog design, the electrical characteristics of 3D-SSGB-TFTs in different structure conditions were studied. The double-gate effect for enhancing the performance of bottom layer devices of 3D-SSGB-TFTs was observed when the thickness of separation oxide was the same as or less than that of the gate oxide. Therefore, with proper structure arrangements, including to make P-type devices fabricated in the bottom device layer and to make the thickness of separation oxide the same as that of gate oxide, more symmetric electrical characteristics of P-type and N-type devices of 3D-SSGB-TFTs as a 3D-stacked CMOS was easily and successfully demonstrated, as opposed to other structure arrangements.

To sum up, the elevated channel method was attractive to fabricate the high performance 3D-SSGB-TFTs with simple layer-by-layer process. The SGB-TFTs of 3D-SSGB-TFTs fabricated by the elevated channel method exhibited high performance and good uniformity, whether for top layer devices or bottom layer devices. Furthermore, with proper structure arrangements, the 3D-SSGB-TFTs as a 3D-stacked CMOS could not only show good voltage transfer characteristics but also more symmetric electrical characteristics of P-type and N-type devices. As a result, the 3D-SSGB-TFT technology is a very promising approach to the future 3D-IC applications.

1896

| Layer / Sep.ox. | Mobility*                  | Subthreshold  |         | On/Off current   |
|-----------------|----------------------------|---------------|---------|------------------|
| (W=L=1µm)       | $(\text{cm}^2/\text{V-s})$ | swing (V/dec) | vin (v) | ratio at Vds =3V |
| SPC             | 34                         | 2.285         | 4.2     | 7.59E6           |
| Bottom / 1000 Å | 319                        | 0.461         | -0.8    | 1.11E8           |
| Bottom / 5000 Å | 321                        | 0.56          | -0.8    | 9.71E7           |
| Top / 1000 Å    | 304                        | 0.456         | -1.13   | 9.27E7           |
| Top / 5000 Å    | 323                        | 0.448         | -1.15   | 1.01E8           |

Table 3-1 Electrical characteristics of n-channel SGB-TFTs in different layers with different separation oxide thicknesses. The length of channel was 1µm. The number of laser shots was 20 (ie. 95% overlapping).



| Layer / Sep.ox. | Mobility*              | Subthreshold  | Vth (V)  | On/Off current   |
|-----------------|------------------------|---------------|----------|------------------|
| (W=L=1µm)       | (cm <sup>2</sup> /V-s) | swing (V/dec) | Vill (V) | ratio at Vds =3V |
| SPC             | 12                     | 3.601         | -12.4    | 8.57E6           |
| Bottom / 1000Å  | 135                    | 0.803         | -2.16    | 1.24E7           |
| Bottom / 5000Å  | 141                    | 0.448         | -2.82    | 6.53E7           |
| Top / 1000Å     | 144                    | 0.6           | -3.45    | 5.99E7           |
| Top / 5000Å     | 142                    | 0.557         | -2.81    | 5.86E7           |

Table 3-2 Electrical characteristics of p-channel SGB-TFTs in different layers with different separation oxide thicknesses. The length of channel was 1µm. The number of laser shots was 20 (ie. 95% overlapping).

| W=L=1µm         | Mobility* (cm <sup>2</sup> /V-s) |       | SS (V/decade) |       | $V_{th}(V)$ |       |
|-----------------|----------------------------------|-------|---------------|-------|-------------|-------|
| Layer / Sep.ox. | AVG                              | STDEV | AVG           | STDEV | AVG         | STDEV |
| Bottom / 1000Å  | 312                              | 10.4  | 0.527         | 0.081 | -0.74       | 0.27  |
| Bottom / 5000Å  | 313                              | 11.5  | 0.529         | 0.081 | -0.73       | 0.26  |
| Top / 1000Å     | 312                              | 11.4  | 0.518         | 0.081 | -0.75       | 0.26  |
| Top / 5000Å     | 313                              | 10.4  | 0.518         | 0.083 | -0.75       | 0.25  |

Table 3-3 Electrical characteristics of twenty measured n-channel SGB-TFTs in different layers with different separation oxide thicknesses. The number of laser shots was 20 (ie. 95% overlapping).



| W=L=1µm         | Mobility* | $(\text{cm}^2/\text{V-s})$ | SS (V/d | ecade)   | $V_{th}$ | (V)        |
|-----------------|-----------|----------------------------|---------|----------|----------|------------|
|                 |           |                            |         |          |          |            |
| Layer / Sep.ox. | AVG       | STDEV                      | AVG     | STDEV    | AVG      | STDEV      |
|                 |           |                            | 1900    |          |          |            |
| Bottom / 1000Å  | 140       | 3.9                        | 0.638   | 0.163    | -3       | 0.59       |
|                 |           |                            |         |          |          |            |
| Bottom / 5000Å  | 140       | 3.5                        | 0.635   | 0.164    | -3       | 0.58       |
| TT / 1000 %     | 120       |                            | 0.500   | <u> </u> | • • •    | ~ <b>-</b> |
| Top / 1000A     | 139       | 3.7                        | 0.599   | 0.152    | -2.99    | 0.5        |
|                 |           |                            |         |          |          |            |
| Top / 5000Å     | 138       | 4.9                        | 0.602   | 0.165    | -2.95    | 0.49       |
|                 |           |                            |         |          |          |            |

Table 3-4 Electrical characteristics of twenty measured p-channel SGB-TFTs in different layers with different separation oxide thicknesses. The number of laser shots was 20 (ie. 95% overlapping).

| Mode / Sep.ox. | Mobility*                  | Subthreshold  |             | On/Off current   |
|----------------|----------------------------|---------------|-------------|------------------|
| (W=L=1µm)      | $(\text{cm}^2/\text{V-s})$ | swing (V/dec) | vth ( $v$ ) | ratio at Vds =3V |
| BG / 5000Å     | 321                        | 0.6           | -0.8        | 9.71E7           |
|                |                            |               |             |                  |
| DG / 5000Å     | 321                        | 0.511         | -0.8        | 1.18E8           |
|                |                            |               |             |                  |
| BG / 1000Å     | 319                        | 0.461         | -0.8        | 1.11E8           |
| DG / 1000Å     | 609                        | 0.362         | -0.83       | 1.87E8           |

Table 3-5 Electrical characteristics of bottom n-channel SGB-TFTs with different separation oxide thicknesses drived by bottom-gate (BG) mode and double-gate (DG) mode, respectively. The length of channel was 1µm. The number of laser shots was 20 (ie. 95%

| overlapping).  |                        |               |         |                  |  |  |
|----------------|------------------------|---------------|---------|------------------|--|--|
| ESA            |                        |               |         |                  |  |  |
| Mode / Sep.ox. | Mobility*              | Subthreshold  |         | On/Off current   |  |  |
| (W=L=1µm)      | (cm <sup>2</sup> /V-s) | swing (V/dec) | Vth (V) | ratio at Vds =3V |  |  |
| BG / 5000Å     | 141                    | 0.448         | -2.82   | 6.53E07          |  |  |
| DG / 5000Å     | 134                    | 0.517         | -2.9    | 3.84E7           |  |  |
| BG / 1000Å     | 135                    | 0.803         | -2.16   | 1.24E7           |  |  |
| DG / 1000Å     | 212                    | 0.384         | -2.07   | 1.07E7           |  |  |

Table 3-6 Electrical characteristics of bottom p-channel SGB-TFTs with different separation oxide thicknesses drived by bottom-gate (BG) mode and double-gate (DG) mode, respectively. The length of channel was 1µm. The number of laser shots was 20 (ie. 95% overlapping).



Fig. 1-1. The 3D-IC technology roadmap.

| Year                            | 98~01         | 02~04                       | 05~07                                            | 08~                                        |
|---------------------------------|---------------|-----------------------------|--------------------------------------------------|--------------------------------------------|
| Generation                      | 1st Gen.      | 2nd Gen.                    | 3rd Gen.                                         | 4th Gen.                                   |
| Logic frequency                 | 3 MHz         | 3 MHz ~ 30 MHz              |                                                  | > 30 MHz                                   |
| Mobility (cm <sup>2</sup> /Vs)  | 100           | 1                           | 300~500                                          |                                            |
| Integrated<br>function          | LCD driver    | LCD driver<br>D/A converter | DC/DC converter,<br>Digital I/F,<br>Photo-sensor | DSP, CPU,<br>Frame memory                  |
| Key technology<br>(design rule) | ELA<br>4-5 um | Flat-ELA, Dry<br>3 um       | Fine lithography,<br>Dry<br>1.5 um               | Crystallization,<br>Planarization<br><1 um |



Fig. 1-2. The SOP technology roadmap.



Fig. 2-1. Stacked ICs with (a) active devices and interconnects fabricated before forming multiple stacking layers; and (b) all active devices stacked on top of each other before forming the interconnects.



Fig. 2-2. Layout of (a) conventional 2D CMOS inverter; (b) 3D-stacked CMOS inverter with a single-gate p-channel device and a single-gate n-channel device; and (c)3D-stacked CMOS inverter with a double-gate p-channel device and a single-gate n-channel device.



Fig. 2-3. The schematic illustration of the excimer laser crystallization mechanism of a-Si thin films in (a) complete-melting regime; (b) partial-melting regime; and (c) near-complete-melting regime.



Fig. 2-5. The schematic illustration of the mechanism of the elevated channel method realized by using bottom-gate structure of a-Si thin film.



Fig. 2-6. Process flows of preparing samples of the bottom layer for material characteristics by the elevated channel method.



Fig. 2-7. Process flows of preparing samples of the top layer for material characteristics by the elevated channel method.



Fig. 2-8. The schematic illustration of the excimer laser system.



Fig. 2-9. SEM graphs of excimer laser crystallized polycrystalline silicon in the bottom layer by elevated channel method. The channel length was 1.2μm. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The laser energy density was (a) 420 (b) 460 (c) 500 mJ/cm<sup>2</sup>.



Fig. 2-10. SEM graphs of excimer laser crystallized polycrystalline silicon in the bottom layer by elevated channel method. The channel length was 2μm. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The laser energy density was (a) 440 (b) 460 (c) 500 mJ/cm<sup>2</sup>.



Fig. 2-11. SEM graphs of excimer laser crystallized polycrystalline silicon in the bottom layer by elevated channel method. The laser energy density was 460 mJ/cm<sup>2</sup>. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The channel length was (a) 1 (b) 1.2 (c) 1.5 μm.



Fig. 2-12. The SEM graph of poly-Si thin films with solid phase crystallization. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The channel length was 1.5μm.



Fig. 2-13. SEM graphs of excimer laser crystallized polycrystalline silicon in the top layer with a 5000Å-thick separation oxide layer by elevated channel method. The channel length was 1.2µm. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The laser energy density was (a) 420 (b) 460 (c) 500 mJ/cm<sup>2</sup>.



Fig. 2-14. SEM graphs of excimer laser crystallized polycrystalline silicon in the top layer with a 5000Å-thick separation oxide layer by elevated channel method. The laser energy density was 460 mJ/cm<sup>2</sup>. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The channel length was (a) 1 (b) 1.2 (c) 1.5 μm.



Fig. 2-15. SEM graphs of excimer laser crystallized polycrystalline silicon in the top layer with a 1000Å-thick separation oxide layer by elevated channel method. The channel length was 1.2μm. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The laser energy density was (a) 420 (b) 460 (c) 500 mJ/cm<sup>2</sup>.



Fig. 2-16. SEM graphs of excimer laser crystallized polycrystalline silicon in the top layer with a 1000Å-thick separation oxide layer by elevated channel method. The laser energy density was 460 mJ/cm<sup>2</sup>. The poly gate thickness was 1000Å and the gate dielectric thickness was 1000Å. The channel length was (a) 1 (b) 1.2 (c) 1.5 μm.



Fig. 2-17. The cross-sectional SEM image of the 3D-SSGB-TFTs.



Fig. 3-1. Process flows for fabrication of 3D-SSGB-TFTs (I)



Fig. 3-1. Process flows for fabrication of 3D-SSGB-TFTs (II)



Fig. 3-2. Transfer characteristic of bottom n-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-3. Transfer characteristic of top n-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-4. Transfer characteristic of bottom p-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-5. Transfer characteristic of top p-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-6. Output characteristic of bottom n-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å.


Fig. 3-7. Output characteristic of top n-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-8. Output characteristic of bottom p-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-9. Output characteristic of top p-channel SGB-TFTs crystallized using elevated channel method. The number of laser shots was 20 (ie. 95% overlapping). The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



**(b)** 

Fig. 3-10. Dependence of field-effect-mobility on the device dimension for 3D-SSGB-TFTs with the structure of top p-channel and bottom n-channel. The field-effect-mobility was evaluated at  $V_{ds}$ =0.1V. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



**(b)** 

Fig. 3-11. Dependence of field-effect-mobility on the device dimension for 3D-SSGB-TFTs with the structure of top n-channel and bottom p-channel. The field-effect-mobility was evaluated at  $V_{ds}$ =0.1V. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



**(b)** 

Fig. 3-12. Dependence of field-effect-mobility on applied laser energy density for 3D-SSGB-TFTs with the structure of top p-channel and bottom n-channel. The field-effect-mobility was evaluated at  $V_{ds}$ =0.1V. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-13. Dependence of field-effect-mobility on applied laser energy density for 3D-SSGB-TFTs with the structure of top n-channel and bottom p-channel. The field-effect-mobility was evaluated at  $V_{ds}$ =0.1V. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-14. Dependence of subthreshold swing on applied laser energy density for 3D-SSGB-TFTs with the structure of top p-channel and bottom n-channel. The subthreshold swing was evaluated at  $V_{ds}$ =0.1V. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-15. Dependence of subthreshold swing on applied laser energy density for 3D-SSGB-TFTs with the structure of top n-channel and bottom p-channel. The subthreshold swing was evaluated at  $V_{ds}$ =0.1V. The thickness of separation oxide was (a) 1000Å and (b)



Fig. 3-16. Dependence of threshold voltage on applied laser energy density for 3D-SSGB-TFTs with the structure of top p-channel and bottom n-channel. The threshold voltage was evaluated at  $V_{ds}$ =0.1V. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-17. Dependence of threshold voltage on applied laser energy density for 3D-SSGB-TFTs with the structure of top n-channel and bottom p-channel. The threshold voltage was evaluated at  $V_{ds}$ =0.1V. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-18. Statistics and uniformity of field-effect-mobility. Twenty top p-channel SGB-TFTs and twenty bottom n-channel SGB-TFTs in the same 3D-SSGB-TFT structure crystallized with elevated channel method were measured. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-19. Statistics and uniformity of field-effect-mobility. Twenty top n-channel SGB-TFTs and twenty bottom p-channel SGB-TFTs in the same 3D-SSGB-TFT structure crystallized with elevated channel method were measured. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-20. Statistics and uniformity of subthreshold swing. Twenty top p-channel SGB-TFTs and twenty bottom n-channel SGB-TFTs in the same 3D-SSGB-TFT structure crystallized with elevated channel method were measured. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-21. Statistics and uniformity of subthreshold swing. Twenty top n-channel SGB-TFTs and twenty bottom p-channel SGB-TFTs in the same 3D-SSGB-TFT structure crystallized with elevated channel method were measured. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



**(b)** 

Fig. 3-22. Statistics and uniformity of threshold voltage. Twenty top p-channel SGB-TFTs and twenty bottom n-channel SGB-TFTs in the same 3D-SSGB-TFT structure crystallized with elevated channel method were measured. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



**(b)** 

Fig. 3-23. Statistics and uniformity of threshold voltage. Twenty top n-channel SGB-TFTs and twenty bottom p-channel SGB-TFTs in the same 3D-SSGB-TFT structure crystallized with elevated channel method were measured. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-24. Voltage transfer characteristics of the 3D-SSGB-TFTs as a 3D-stacked CMOS inverter with the structure of top p-channel and bottom n-channel. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-25. Voltage transfer characteristics of the 3D-SSGB-TFTs as a 3D-stacked CMOS inverter with the structure of top n-channel and bottom p-channel. The thickness of separation oxide was (a) 1000Å and (b) 5000Å.



Fig. 3-26. (a) Transfer and (b) output characteristics of the bottom n-channel SGB-TFTs drived by bottom-gate mode and double-gate mode, respectively. The thickness of separation oxide was 5000Å.



Fig. 3-27. (a) Transfer and (b) output characteristics of the bottom n-channel SGB-TFTs drived by bottom-gate mode and double-gate mode, respectively. The thickness of separation oxide was 1000Å.



**(b)** 

Fig. 3-28. (a) Transfer and (b) output characteristics of the bottom p-channel SGB-TFTs drived by bottom-gate mode and double-gate mode, respectively. The thickness of separation oxide was 5000Å.



**(b)** 

Fig. 3-29. (a) Transfer and (b) output characteristics of the bottom p-channel SGB-TFTs drived by bottom-gate mode and double-gate mode, respectively. The thickness of separation oxide was 1000Å.



Fig. 3-30. (a) Transfer and (b) output characteristics of the 3D-SSGB-TFTs with the structure of top p-channel and bottom n-channel during the common-gate operation. The thickness of separation oxide was 5000Å.



**(b)** 

Fig. 3-31. (a) Transfer and (b) output characteristics of the 3D-SSGB-TFTs with the structure of top p-channel and bottom n-channel during the common-gate operation. The thickness of separation oxide was 1000Å.



Fig. 3-32. (a) Transfer and (b) output characteristics of the 3D-SSGB-TFTs with the structure of top n-channel and bottom p-channel during the common-gate operation. The thickness of separation oxide was 5000Å.



Fig. 3-33. (a) Transfer and (b) output characteristics of the 3D-SSGB-TFTs with the structure of top n-channel and bottom p-channel during the common-gate operation. The thickness of separation oxide was 1000Å.

## References

- [1.1]Robert Chau, Brian Doyle, Mark Doczy, Suman Datta, Scott Hareland, Ben Jin, Jack Kavalieros, and Matthew Metz, "Silicon nano-transistors and breaking the 10nm physical gate length barrier," DRC, pp. 67, 2003.
- [1.2]Y. Akasaka, "Three-dimensional IC trends," *Proceedings of the IEEE*, vol. 74, no. 12, pp. 1703-14, 1986.
- [1.3]S. Tanaka, J. Iwamura, J. Ohno, K. Maeguchi, H. Tango, and K. Doi, "High-speed circuit technology," *ISSCC Tech. Dig.*, vol. 17, no. 2, pp. 260, 1984.
- [1.4]K. Sugahara, T. Nishimura, Y. Akasaka, and H. Nakata, "Vertically integrated MOS devices with double active layers," *Proc.* 2<sup>nd</sup> Int. Symp. VLSI Tech., vol. 3, no. 2, pp. 86, 1985.
- [1.5]S. D. Brotherton, "Polycrystalline silicon thin film transistors," Semi-conduct. Sci. Technol., vol. 10, pp. 712-738, 1995.
- [1.6]Yasuhisa Oana, "Current and future technology of low-temperature polycrystalline silicon TFT-LCDs," *Journal of the SID*, vol. 9, pp. 169-172, 2001.
- [1.7]J. G. Blake, J. D. III Stevens, and R. Young, "Impact of low temperature polycrystalline silicon on the AMLCD market," *Solid State Tech.*, vol. 41, pp. 56-62, 1998.
- [1.8]Mutsumi Kimura, Ichio Yudasaka, Sadao Kanbe, Hidekazu Kobayashi, Hiroshi Kiguchi, Shun-ichi Seki, Satoru Miyashita, Tatsuya Shimoda, Tokuro Ozawa, Kiyofumi Kitawada, Takashi Nakazawa, Wakao Miyazawa, and Hiroyuki Ohshima, "Low-temperature polycrystalline silicon thin-film transistor driving with integrated driver for high-resolution light emitting polymer display," *IEEE Trans. Electron Devices*, vol. 46, pp. 2282-2288, 1999.
- [1.9]Mark Stewart, Robert S. Howell, Leo Pires, and Miltiadis K. Hatalis, "Polysilicon TFT technology for active matrix OLED displays," *IEEE Trans. Electron Devices*, vol. 48, pp. 845-851, 2001.
- [1.10]Atsushi Kohno, Toshiyuki Sameshima, Naoki Sano, Mitsunobu Sekiya, and Masaki Hara, "High performance polycrystalline silicon TFTs fabricated using pulsed laser annealing and remote plasma CVD with low temperature processing," *IEEE Trans. Electron Devices*, vol. 42, pp. 251-257, 1995.
- [1.11]Jin-Woo Lee, Nae-In Lee, Hoon-Ju Chung, and Chul-Hi Han, "Improved stability of

polycrystalline silicon thin-film transistors under self-heating and high endurance EEPROM cells for system-on-panel," *IEDM Tech. Dig.*, pp. 265-268, 1998.

- [1.12]Z. Meng, M. Wang, and M. Wong, "High performance low temperature metal-induced unilaterally crystallized polycrystalline silicon thin film transistors for system-on-panel applications," *IEEE Trans. Electron Devices*, vol. 47, pp. 404-409, 2000.
- [1.13]Y. Matsueda, S. Inoue, and T. Shimoda, "Concept of system on panel," AMLCD Tech. Dig., pp. 77-80, 2001.
- [1.14]T. Nishibe and H. Nakamura, "Value-added circuit and function integration for SOG (System-on Glass) based on LTPS technology," SID Tech. Dig., pp. 1091-1094, 2006.
- [1.15]Y. Yamamoto, T. Matsuo, and H. Komiya, "CG silicon technology and system integration for mobile applications," *SID Tech. Dig.*, pp. 1173-1176, 2006.
- [1.16]Y. Nakajima, Y. Teranishi, Y. Kida, and Y. Maki, "Ultra-low-power LTPS TFT-LCD technology using a multi-bit pixel memory circuit," SID Tech. Dig., pp. 1185-1188, 2006.
- [1.17]M. Miyasaka, "Suftla flexible microelectronics on their way to business," SID Tech. Dig., pp. 1673-1676, 2007.
- [1.18]C. D. Kim, I. B. Kang, and I. J. Chung, "TFT technology for flexible displays," SID Tech. Dig., pp. 1669-1672, 2007.
- [1.19]Y. Kuo, "TFT and ULSIC competition or collaboration," AMFPD Tech. Dig., pp. 1-4, 2007.
- [1.20]V. W. C. Chan, Philip C. H. Chan, and M. Chan, "Three dimensional CMOS integrated circuits on large grain polysilicon films," *IEDM Tech. Dig.*, pp. 161-164, 2000.
- [1.21]Nobuo Karaki, Takashi Nanmoto, Hiroaki Ebihara, Satoshi Inoue, and Tatsuya Shimoda, "A flexible 8-bit asynchronous microprocessor based on low-temperature poly-silicon (LTPS) TFT technology," *SID Tech. Dig.*, pp. 1430-1433, 2005.
- [1.22]H. Wang, M. Chan, S. Jagar, Y. Wang, and P. K. Ko, "Submicron super TFTs for 3-D VLSI applications," *IEEE Electron Device Lett.*, vol. 21, pp. 439-441, 2000.
- [1.23]Victor W. C. Chan, Philip C. H. Chan, and Mansun Chan, "Three-dimensional CMOS SOI integrated circuit using high-temperature metal-induced lateral crystallization,"

IEEE Trans. Electron Devices, vol. 48, pp. 1394-1399, 2001.

- [1.24]K. Banerjee, S. J. Souri, P. Kapur, and K. C. Saraswat, "3-D ICs: a novel chip design for improving deep-submicrometer interconnect performance and system-on-chip integration," *Proceedings of the IEEE*, vol. 89, pp.602-633, 2001.
- [1.25]Mark Stewart, Robert S. Howell, Leo Pires, and Miltiadis K. Hatalis, "Polysilicon TFT technology for active matrix OLED displays," *IEEE Trans. Electron Devices*, vol. 48, pp. 845-851, 2001.
- [1.26]A. Hara, F. Takeuchi, and N. Sasaki, "Mobility enhancement limit of excimer-laser-crystallized polycrystalline silicon thin film transistors," J. Appl. Phys., vol. 91, pp. 708-714, 2002.
- [1.27]A. Mimura, N. Konishi, K. Ono, J. Ohwada, Y. Hosokawa, Y. Ono, T. Suzuki, K. Miyata, and H. Kawakami, "High performance low-temperature poly-Si n-channel TFTs for LCD," *IEEE Trans. Electron Devices*, vol. 36, pp. 351-359, 1989.
- [1.28]K. Pangal, J. C. Sturm, S. Wagner, and T. H. Buyuklimanli, "Hydrogen plasma enhanced crystallization of hydrogenated amorphous silicon films," *J. Appl. Phys.*, vol. 85, pp. 1900-1906, 1999.
- [1.29]R. B. Iverson and R. Reif, "Recrystallization of amorphized polycrystalline silicon films on SiO<sub>2</sub>: temperature dependence of the crystallization parameters," J. Appl. Phys., vol. 62, pp. 1675-1681, 1987.
- [1.30]L. Hultman, A. Robertsson, H. T. G. Hentzell, I. Engström, and P. A. Psaras, "Crystallization of amorphous silicon during thin-film gold reaction," J. Appl. Phys., vol. 62, pp. 3647-3655, 1987.
- [1.31]Soo Young Yoon, Ki Hyung, Chae Ok Kim, Jae Young Oh, and Jin Jang, "Low temperature metal induced crystallization of amorphous silicon using a Ni solution," J. Appl. Phys., vol. 82, pp. 5865-5867, 1997.
- [1.32]Seok-Woon Lee, Yoo-Chan Jeon, and Seung-Ki Joo, "Pd induced lateral crystallization of amorphous Si thin films," *Appl. Phys. Lett.*, vol. 66, pp.1671-1673, 1995.
- [1.33]Zhonghe Jin, Keith Moulding, Hoi S. Kwok, and Man Wong, "The effects of extended heat treatment on Ni induced lateral crystallization of amorphous silicon thin films," *IEEE Trans. Devices*, vol. 46, pp. 78-82, 1999.

- [1.34]Hansuk Kim, J. Greg Couillard, and Dieter G. Ast, "Kinetic of silicide-induced crystallization of polycrystalline thin-film transistors fabricated from amorphous chemical-vapor deposition silicon," *Appl. Phys. Lett.*, vol. 72, pp. 803-805, 1998.
- [1.35]Zhonghe Jin, Hoi S. Kwok, and Man Wong, "Performance of thin-film transistors with ultrathin Ni-MILC polycrystalline silicon channel layers," *IEEE Electron Device Lett.*, vol. 20, pp. 167-169, 1999.
- [1.36]Soo Young Yoon, Seong Jin Park, Kyung Ho Kim, and Jin Jang, "Structural and electrical properties of polycrystalline silicon produced by low-temperature Ni silicide mediated crystallization of the amorphous phase," J. Appl. Phys., vol. 87, pp. 609-611, 2000.
- [1.37]P. M. Smith, P. G. Carey, and T. W. Sigmon, "Excimer laser crystallization and doping of silicon films on plastic substrates," *Appl. Phys. Lett.*, vol. 70, pp. 342-344, 1997.
- [1.38]S. D. Brotherton, D. J. McCulloch, J. P. Gowers, J. R. Ayres, C. A. Fisher, and F. W. Rohlfing, "Excimer laser crystallization of polycrystalline silicon TFTs for AMLCDs," *Mat. Res. Soc. Symp. Proc.*, vol. 621, Q7.1.1-Q7.1.12, 2000.
- [1.39]N. M. Johnson, D. K. Biegelsen, H. C. Tuan, M. D. Moyer, and L. E. Fennell, "Single-crystal silicon transistors in laser-crystallized thin films on bulk glass," *IEEE Electron Device Lett.*, vol. 3, pp. 369-372, 1982.
- [1.40]G. J. Willems, J. J. Poortmans, and H. E. Maes, "A semiempirical model for the laser-induced molten zone in the laser recrystallization process," J. Appl. Phys., vol. 62, pp. 3408-3415, 1987.
- [1.41]H. W. Lam, R. F. Pinizzotto, and A. F. Tasch Jr, "Single Crystal Silicon-on-Oxide by a Scanning CW Laser Induced Lateral Seeding Process," J. Electrochem Soc., vol. 128, pp. 1981-1986, 1981.
- [1.42]J. P. Colinge, E. Demoulin, D. Bensahel, and G. Auvert, "Use of selective annealing for growing very large grain silicon on insulator films," *Appl. Phys. Lett.*, vol. 41, pp. 346-347, 1982.
- [1.43]K. Sera, F. Okumura, H. Uchida, S. Itoh, S. Kaneko, and K. Hotta, "High-performance TFTs fabricated by XeCl excimer laser annealing of hydrogenated amorphous-silicon film," *IEEE Trans. Electron Devices*, vol. 36, pp. 2868-2872, 1989.

- [1.44]T. Sameshima, S. Usui, and M. Sekiya, "XeCl Excimer laser annealing used in the fabrication of poly-Si TFTs," *IEEE Electron Device Lett.*, vol. 7, pp. 276-278, 1986.
- [1.45]K. W. Guarini, A. T. Topol, M. Ieong, R. Yu, L. Shi, M. R. Newport, D. J. Frank, D. V. Singh, G. M. Cohen, S. V. Nitta, D. C. Boyd, P. A. O'Neil, S. L. Tempest, H. B. Pogge, S. Purushothaman, and W. E. Haensch, "Electrical Integrity of State-of-the-Art 0.13µm SOI CMOS Devices and Circuits Transferred for Three-Dimensional (3D) Integrated Circuit (IC) Fabrication," *IEDM Tech. Dig.*, pp.943-945, 2002.
- [1.46]Soon-Young Oh, Chang-Geun Ahn, Jong-Heon Yang, Won-Ju Cho, Woo-Hyun Lee, Hyun-Mo Koo, and Seong-Jae Lee, "A two-layer stacked polycrystalline silicon thin film transistor," *JJAP*, vol. 47, no. 4, pp. 3091-3094, 2008.
- [1.47]Victor W. C. Chan, Philip C. H. Chan, M. Chan, "Three dimensional CMOS integrated circuits on large grain polysilicon films," *IEDM Tech. Dig.*, pp.161-164, 2000.
- [1.48]Soon-Young Oh, Chang-Geun Ahn, Jong-Heon Yang, Won-Ju Cho, Woo-Hyun Lee, Hyun-Mo Koo, and Seong-Jae Lee, "Three-dimensional stacked poly-Si TFT CMOS inverter with high quality laser crystallized channel on Si substrate," *Solid-State Electronics*, vol. 52, pp. 372-376, 2008.
- [1.49]S. Zhang, R. Han, X. Lin, X. Wu, and M. Chan, "A stacked CMOS technology on SOI substrate," *IEEE Electron Device Lett.*, vol. 25, no. 9, pp. 661-663, 2004.
- [2.1]J. F. Gibbons and K. F. Lee, "One-gate-wide CMOS inverter on laser-recrystallized polysilicon," *IEEE Electron Device Lett.*, pp. 117-118, 1980.
- [2.2]C. E. Chen, H. W. Lam, S. D. S. Smlhi, and R. F. Pinizzotto, "Stacked CMOS SRAM cell," *IEEE Electron Device Lett.*, vol. 4, pp. 272-274, 1983.
- [2.3]J. P. Colinge, E. Demoulin, and M. Lobet, "Stacked transistors CMOS (ST-MOS), and nMOS technology modified to CMOS," *IEEE Trans. Electron Devices*, vol. 29, pp. 585-589, 1982.
- [2.4]T. Kunio, K. Oyama, Y. Hayashi, and M. Morimoto, "Three-dimensional ICs, having four stacked active device layers," *IEDM Tech. Dig.*, pp. 837-840, 1989.
- [2.5]A. Matsamura, K. Kawamura, I. Hamaguchi, S. Takayama, T. Yano, and Y. Nagatake, "Recent progress in low-dose SIMOX wafers fabricated with ITOX process," *Mtg Abs*

*Electrochem Soc*, pp. 391, 1999.

- [2.6]P. M. Smith, P. G. Carey, and T. W. Sigmon, "Excimer laser crystallization and doping of silicon films on plastic substrates," *Appl. Phys. Lett.*, vol. 70, pp. 342-344, 1997.
- [2.7]M. O. Thompson, G. J. Galvin, J. W. Mayer, P. S. Peercy, J. M. Poate, D. C. Jacobson, A. G. Cullis, and N. G. Chew, "Melting temperature and explosive crystallization of amorphous silicon during pulsed laser irradiation," *Phys. Rev. Lett.*, vol. 52, pp. 2360-2363, 1984.
- [2.8]S. R. Stiffler, Michael O. Thompson, and P. S. Peercy, "Supercooling and nucleation of silicon after laser melting," *Phys. Rev. Lett.*, vol. 60, pp. 2519-2522, 1988.
- [2.9]James S. Im and H. J. Kim, "On the super lateral growth phenomenon observed in excimer laser-induced crystallization of thin Si films, "Appl. Phys. Lett., vol. 64, pp. 2303-2305, 1994.
- [2.10]Sera K., Okumura F., Uchida H., Itoh S., Kaneko S. and Hotta, K., "High-performance TFTs fabricated by XeCl excimer laser annealing of hydrogenated amorphous-silicon film," *IEEE Trans. Electron Devices*, vol. 36, pp. 2868-2871, 1989.
- [2.11]Sameshima T, Hara M and Usui S., "XeCl excimer laser annealing used to fabricate polycrystalline silicon TFTs," *Jpn. J. Appl. Phys.*, vol. 28, no. 10, pp. 1789-1791, 1989.
- [2.12]Brotherton S. D., McCulloch D. J., Clegg J. B. and Gowers J.P., "Excimer-laser-annealed polycrystalline silicon thin-film transistors," *IEEE Trans.Electron Deices*, vol. 40, pp. 407, 1993.
- [2.13]Kohno A., Sameshima T., Sano N., Sekiya M. and Hara M., "High performance polycrystalline silicon TFTs fabricated using pulsed laser annealing and remote plasma CVD with low temperature processing," *IEEE Trans. Electron Devices*, vol. 42, pp.251-254, 1995.
- [2.14]Y. Mishima, K. Yoshino, M. Takei, and N. Sasaki, "Characteristics of low-temperature poly-Si TFTs on Al/glass substrates," *IEEE Trans. Electron Devices*, vol. 48, pp. 1087-1091, 2001.
- [2.15]I. Wei Wu, "Polycrystalline silicon thin film transistors for liquid crystal displays," *Solid State Phenomena*, vol. 37-38, pp. 553-564, 1994.
- [2.16]M.H.Lee, S. J. Moon, M. Hatano, K. Suzuki, and C. P. Grigoropoulos, "Relationship between fluence gradient and lateral grain growth in spatially controlled excimer laser

crystallization of amorphous silicon films," J. Appl. Phys., vol. 88, pp. 4994-4999, 2000.

- [3.1] Hara, Akito; Takei, Michiko; Yoshino, Kenichi; Takeuchi, Fumiyo; Chida, Mitsuru; Sasaki, Nobuo, "Self-Aligned Top and Bottom Metal Double Gate Low Temperature Poly-Si TFT Fabricated at 550°C on Non-Alkali Glass Substrate by Using DPSS CW Laser Lateral Crystallization Method", *International Electron Devices Meeting*, 2003, pp. 211-214.
- [3.2]J. Y. Seto, "The electrical properties of polycrystalline silicon films," J. Appl. Phys., vol. 46, pp. 5247-5254, 1975.
- [3.3]R. Ishihara, "Effects of grain-boundaries on excimer-laser crystallized poly-Si thin-film transistors," *AMLCD Tech. Dig.*, pp. 259-260, 2001.
- [3.4]J. Levinson, F. R. Shepherd, P. J. Scanlon, W. D. Westwood, G. Este, and M. Rider, "Conductivity behavior in polycrystalline semiconductor thin film transistors," J. Appl. Phys., vol. 53, pp. 1193-1202, 1982.
- [3.5]R. M. Secareanu and E. G. Friedman, "A high precision CMOS current mirror / divider," *Proceedings of the IEEE*, vol. 1, pp. 314-317, 1999.
- [3.6]Li, Jingbin; Walls, Thomas J.; Likharev, Konstantin K., "Nanoscale SOI MOSFETs: Single vs. double gate," *Meeting Abstracts*, 207<sup>th</sup> Meeting of the Electrochemical Society – Meeting Abstracts, pp. 528, 2005.
- [3.7]Choi, Yang-Kyu; Ha, Daewon; King, Tsu-Jae; Bokor, Jeffrey, "Investigation of gate-induced drain leakage (GIDL) current in thin body devices: Single-gate ultra-thin body, symmetrical double-gate, and asymmetrical double-gate MOSFETs," *Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers*, v 42, n 4 B, pp. 2073-2076, 2003.
- [3.8]Widiez, Julie; Lolivier, Jerome; Vinet, Maud; Poiroux, Thierry; Previtali, Bernard; Dauge, Frederic; Mouis, Mirelle; Deleonibus, Simon, "Experimental evaluation of gate architecture influence on DG SOI MOSFETs performance," *IEEE Transactions* on Electron Devices, v 52, n 8, pp. 1772-1779, 2005.

- 姓名:林雋荃
- 性别:男
- 籍貫:宜蘭縣
- 生日:民國七十四年九月十三日
- 地址: 宜蘭縣宜蘭市校舍路29巷26弄17號
- 學歷: 宜蘭縣立頭城國小 (民國八十七年六月畢業)

宜蘭縣私立慧燈中學國中部 (民國九十年六月畢業)

國立宜蘭高級中學(民國九十三年六月畢業)

國立交通大學電資學士班 (民國九十七年六月畢業)

國立交通大學電子所 (民國九十九年七月畢業)

論文題目: Study on the Polycrystalline Silicon Thin-Film

Transistors with Single Grain Boundary in the Channel for the 3D-Stacked CMOS

## **Applications**

應用於三維堆疊互補式金氧半元件之

單一晶界的複晶矽薄膜電晶體之研究