# 國立交通大學

## 電子工程學系 電子研究所

## 博士論文

具有高介電係數閘極介電層 之薄膜電晶體製作及特性研究

Fabrication and Characterization of Thin-Film Transistors With High-к Gate Dielectrics

研究生:鄧至剛指導教授:邱碧秀博士

中華民國九十八年七月

# 具有高介電係數閘極介電層 之薄膜電晶體製作及特性研究

# Fabrication and Characterization of Thin-Film Transistors With High-к Gate Dielectrics

| 研 | 究 | 生 | : | 鄧 | 至 | 剛 | Student : Chih-Kang Deng |
|---|---|---|---|---|---|---|--------------------------|
|---|---|---|---|---|---|---|--------------------------|

指導教授:邱碧秀博士 Advisor: Dr. Bi-Shiou Chiou

國立交通大學

電子工程學系 電子研究所

博士論文

A Dissertation Submitted to Department of Electronics Engineering and Institute of Electronics College of Electrical and Computer Engineering National Chiao Tung University in partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy in Electronics Engineering

> June 2009 Hsinchu, Taiwan, Republic of China



## 具有高介電係數閘極介電層

## 之薄膜電晶體製作及特性研究

研究生:鄧至剛

#### 指導教授:邱碧秀博士

#### 國立交通大學

#### 電子工程學系 電子研究所

#### 摘要

在本論文中提出整合高介電係數閘極介電層製程,來改善低溫複晶矽薄膜電晶體以 及有機五環素薄膜電晶體的特性。首先提出具有高介電係數氧化鐠閘極介電層的低溫固 相再結晶複晶矽薄膜電晶體,並且在施行固相再結晶退火前,對非晶化矽薄膜進行氮離 子植入。結果顯示,在一定濃度的氮離子植入非晶化矽情況下,能夠在固相再結晶的退 火過程中,修補晶粒邊界的缺陷態位,進而大幅改善低溫複晶矽薄膜電晶體元件的電 性,而且此氮離子修補技術亦可在低溫複晶矽薄膜裡形成較強的砂-氮鍵結,來取代一 般較弱的砂-矽鍵結和砂-氫鍵結,來增進元件對熱載子效應的免疫力。另一方面,使用 具有高介電係數的氧化鐠閘極介電層,能夠在相同的等效氧化層厚度下,得到較大的閘 極電容密度,加強電晶體閘極的控制能力,使複晶矽通道區產生更多的少數載子,迅速 填滿補晶粒邊界的缺陷態位,以致於能大幅地改善薄膜電晶體的臨界電壓、次臨界斜率 等雷性。第二部分,對於有機五環素薄膜電晶體,我們也整合具有高介電係數的氧化鑭 記閘極介電層,預期得到良好的電性結果。結果顯示,高介電係數的氧化鑭釔的閘極介 電層,具有高的閘極電容密度和低的閘極漏電流,能夠讓有機薄膜電晶體的五環素通 道,在飽和累積工作區間的操作下,成功誘導產生更多的累積載子,來大幅降低有機薄 膜電晶體的操作電壓至兩伏特內。因此,整合高介電係數閘極介電層的薄膜電晶體,將 會符合往後顯示器科技的發展趨勢,適合在高速元件或低電壓操作電路的應用。

i

# Fabrication and Characterization of Thin-Film Transistors With High-κ Gate Dielectrics

Student : Chih-Kang DengAdvisor : Dr. Bi-Shiou ChiouDepartment of Electronics Engineering and Institute of ElectronicsCollege of Electrical and Computer EngineeringNational Chiao-Tung University

#### Abstract

In this thesis, we integrate high dielectric constant (high- $\kappa$ ) materials as gate dielectrics to improve the electrical performances of the low-temperature polycrystalline silicon (LTPS) thin-film transistor (TFT) and the pentacene-based organic TFT (OTFT). First, we study the LTPS TFT with a high- $\kappa$  praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) gate dielectric and incorporating with nitrogen implantation before solid-phase crystallization (SPC) annealing. Nitrogen atoms with appropriate dosages of 5  $\times$  10<sup>12</sup> cm<sup>-2</sup> implanted into amorphous silicon ( $\alpha$ -Si) film could passivate the trap states in grain and in grain boundaries during SPC annealing and greatly improve electrical performances. This nitrogen modification could form the strong Si-N bonds in place of the weak Si-Si and Si-H bonds to enhance the immunity against hot-carrier stress. Besides, using Pr<sub>2</sub>O<sub>3</sub> as a gate insulator could obtain a thin equivalent-oxide thickness (EOT) of 8 nm and a high gate capacitance density of 432 nF/cm<sup>2</sup> with well gate controllability, compared to conventional tetraethoxylsilane (TEOS) oxide. Because the poly-Si channel could induce more minority carriers to quickly fill up trap states in grain boundaries, the threshold voltage and the subthreshold swing of the LTPS TFT could be greatly improved by integrating high- $\kappa$  gate dielectrics. Second, we also demonstrated the pentacene-based OTFT with a high- $\kappa$  lanthanum-yttrium oxide (LaYO<sub>X</sub>) gate dielectric to achieve high-performance characteristics. The results show that the 30-nm LaYO<sub>X</sub> film as the gate insulator of the OTFT device exhibits a high capacitance density of approximate 410  $nF/cm^2$  and a low leakage current below 20  $nA/cm^2$  biased at -4 V. It could induce more accumulation charges in the pentacene channel layer to obtain good device performances, such as a low threshold voltage of 1.25 V, a low subthreshold swing of 265 mV/Dec., and a field-effect mobility of 0.22 cm<sup>2</sup>/V-s, under the 2-V low-voltage operation. Therefore, these TFT devices with high- $\kappa$  gate dielectrics integration are suitable for high-speed or low-voltage electronic applications in flat panel display (FDP) field in the near future.



#### ACKNOWLEDGEMENTS

Firstly, I would like to express my sincere gratitude to my supervisor, Prof. Bi-Shiou Chiou, for her guidance, support, and encouragements, in my last-three years of my graduate life. She not only authorized to me in my research work but modified my impulsive temper to others. Thus, I could entirely concentrate on my studies and upgrade professional knowledge in various semiconductor fields. Special thanks for valuable comments and criticisms of my defense committee who let me have opportunities to correct and improve my dissertation.

I have met many nice professors and dear friends in my long-term pursing degrees days in National Chiao-Tung University. I am indebted to Prof. Kow-Ming Chang and Prof. Chung Tasi, who opened my initial way on semiconductor research field. I also thank Prof. Ker for teaching me technical writing skills even if there were many boring chores and projects I dealt with everyday. And then, I would like to thank my colleagues in CBS Lab., including Dr. Lisa Chang, Dr. C.-C. Ho, and Miss S.-W. Wu, for many discussions and experiences related to my research work. I am further indebted to OI ED Lab., including Black-Man, A-Wen, Chunggod, Small-P, and Robert, where so much fun I got. For maintaining a fine and convenient experiment environment, I wish to thank K. Pong, S.-L. Hsu. R.-T. Chen, S.-L. Fan, G-H. Huang, and Omnipotent God-Chin in Nano Facility Center as well as Sun Chaio, T.-W. Fan, and T.-F. Hsu in Nano Device Laboratory. Thank One-One, Han-Yu, Ming-Fong, and Bu-Bu for their great help on electric fields. Thank Raymond and Cheng-Cheng, who could console with each other, being reproved by our Bosses in hysteria. It was too late to thank my angel Lien who brought me here. If there was anyone lost in previous list, forgave my incautious and I expressed my honest gratitude to my all friends again.

At last, I would show my deepest appreciation to my wonderful family. With their continuous love and support, my research work has a perfect ending, and it is dedicated to my beloved parents, Mr. Guang-Cyuan Deng and Mrs. Jin-Mei Huang.

### Contents

| Abstract (Chinese)         | i    |
|----------------------------|------|
| Abstract (English)         | ii   |
| Acknowledgements (English) | iv   |
| Contents                   | v    |
| List of Tables             | viii |
| Figures Caption            | ix   |

| Chapter 1 | Introduction | 1 |
|-----------|--------------|---|
| Chapter I | Introduction |   |

| Chapter | 2 General Background and Literatures Review                    | 9  |
|---------|----------------------------------------------------------------|----|
| 2.1     |                                                                | 9  |
| 2.2     | History of Thin-Film Transistors                               | 11 |
| 2.3     |                                                                | 13 |
| 2.4     | Solid-Phase Crystallization Technology                         | 15 |
| 2.5     | The Properties of High-κ Materials                             | 17 |
|         | 2.5-1 Characteristics of Praseodymium Oxide                    | 18 |
|         | 2.5-2 Characteristics of Lanthanum-Yttrium Oxide               | 19 |
| 2.6     | Review on High-κ Materials Used in Thin-Film Transistors       | 20 |
| 2.7     | Current Equations of Thin-Film Transistors                     | 22 |
|         | 2.7-1 Drain Current Equations in Linear and Saturation Regions | 22 |
|         | 2.7-2 Drain Current Equations in Subthreshold Region           | 23 |
|         | 2.7-3 Drain Current Equations of Organic Thin-Film Transistors | 24 |

| Chapter | 3 Fabrication and Characterization Methods                                                      |  |  |  |  |  |  |  |  |  |  |
|---------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| 3.1     | Fabrication of Low-Temperature Polycrystalline silicon Praseodymium Oxide                       |  |  |  |  |  |  |  |  |  |  |
|         | Thin-Film Transistors With Various Nitrogen Dosages                                             |  |  |  |  |  |  |  |  |  |  |
| 3.2     | Fabrication of Pentacene-Based Organic Thin-Film Transistors With                               |  |  |  |  |  |  |  |  |  |  |
|         | Lanthanum-Yttrium Oxide                                                                         |  |  |  |  |  |  |  |  |  |  |
| 3.3     | Thermal Evaporation and Electron-Beam Evaporation                                               |  |  |  |  |  |  |  |  |  |  |
| 3.4     | 3.4 Device Measurement and Parameter Extraction                                                 |  |  |  |  |  |  |  |  |  |  |
| 3.5     | Material Analysis                                                                               |  |  |  |  |  |  |  |  |  |  |
|         |                                                                                                 |  |  |  |  |  |  |  |  |  |  |
| Chapter | 4 Results and Discussion                                                                        |  |  |  |  |  |  |  |  |  |  |
| 4.1     | Properties of Low-Temperature Polycrystalline Silicon Praseodymium Oxide                        |  |  |  |  |  |  |  |  |  |  |
|         | Thin-Film Transistors With Various Nitrogen Dosages6                                            |  |  |  |  |  |  |  |  |  |  |
|         | 4.1-1 Characteristics of Pr <sub>2</sub> O <sub>3</sub> MIS Capacitors                          |  |  |  |  |  |  |  |  |  |  |
|         | 4.1-2 Characteristics of Pr <sub>2</sub> O <sub>3</sub> Poly-Si TFTs With Nitrogen Implantation |  |  |  |  |  |  |  |  |  |  |
|         | 4.1-3 Summary                                                                                   |  |  |  |  |  |  |  |  |  |  |
| 4.2     | Properties of Pentacene-Based Organic Thin-Film Transistors With                                |  |  |  |  |  |  |  |  |  |  |
|         | Lanthanum-Yttrium Oxide                                                                         |  |  |  |  |  |  |  |  |  |  |
|         | 4.2-1 Characteristics of LaYO <sub>X</sub> MIM Capacitors                                       |  |  |  |  |  |  |  |  |  |  |
|         | 4.2-2 Characteristics of Pentacene Layer                                                        |  |  |  |  |  |  |  |  |  |  |
|         | 4.2-3 Characteristics of OrganicTFTs With LaYO <sub>X</sub> Gate Insulator                      |  |  |  |  |  |  |  |  |  |  |
|         | 4.2-4 Summary                                                                                   |  |  |  |  |  |  |  |  |  |  |
|         |                                                                                                 |  |  |  |  |  |  |  |  |  |  |
| Chapter | 5 Conclusion and Future Prospects                                                               |  |  |  |  |  |  |  |  |  |  |
| 5.1     | Conclusion                                                                                      |  |  |  |  |  |  |  |  |  |  |

| References       | 90  |
|------------------|-----|
| Vita (English)   | 104 |
| Publication List | 105 |



### List of Tables

| Table 1-1 | ble 1-1 The roadmap of system integration trend of FPD provided by Sony Corporation                                             |    |  |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|--|
| [1]       |                                                                                                                                 |    |  |  |  |  |  |
| Table 2-1 | Comparison on electrical characteristics of SPC poly-Si TFTs with various gate                                                  |    |  |  |  |  |  |
|           | dielectrics, including TEOS oxide, ONO stack oxide, nitrous oxide (N2O),                                                        |    |  |  |  |  |  |
|           | aluminum oxide (Al <sub>2</sub> O <sub>3</sub> ), lanthanum-aluminum oxide (LaAlO <sub>3</sub> ), and hafnium                   |    |  |  |  |  |  |
|           | oxide (HfO <sub>2</sub> )                                                                                                       | 36 |  |  |  |  |  |
| Table 2-2 | Comparison on electrical characteristics of pentacene-based organic TFTs with                                                   |    |  |  |  |  |  |
|           | various gate dielectrics, including silicon oxide (SiO <sub>2</sub> ), barium zirconate titanate                                |    |  |  |  |  |  |
|           | (BZT), gadolinium oxide ( $Gd_2O_3$ ), tantalum pentoxide ( $Ta_2O_5$ ),                                                        |    |  |  |  |  |  |
|           | lanthanum-aluminum oxide (LaAlO <sub>3</sub> ), titanium oxide (TiO <sub>2</sub> ), Mn-doped barium                             |    |  |  |  |  |  |
|           | strontium titanate (Mn-BST), and titanium-silicon oxide (TiSiO)                                                                 | 37 |  |  |  |  |  |
| Table 4-1 | The relationships between trap states and device parameters of LTPS TFTs                                                        | 77 |  |  |  |  |  |
| Table 4-2 | Comparison on electrical parameters of SPC poly-Si TFTs with various gate                                                       |    |  |  |  |  |  |
|           | dielectrics, including TEOS oxide, aluminum oxide (Al <sub>2</sub> O <sub>3</sub> ),                                            |    |  |  |  |  |  |
|           | lanthanum-aluminum oxide (LaAlO <sub>3</sub> ), and praseodymium oxide (Pr <sub>2</sub> O <sub>3</sub> )                        | 81 |  |  |  |  |  |
| Table 4-3 | Comparison on electrical characteristics of pentacene-based organic TFTs with                                                   |    |  |  |  |  |  |
|           | various gate dielectrics, including silicon oxide (SiO <sub>2</sub> ), barium zirconate titanate                                |    |  |  |  |  |  |
|           | (BZT), gadolinium oxide (Gd <sub>2</sub> O <sub>3</sub> ), tantalum pentoxide (Ta <sub>2</sub> O <sub>5</sub> ), titanium oxide |    |  |  |  |  |  |
|           | (TiO <sub>2</sub> ), and lanthanum-yttrium oxide (LaYO <sub>X</sub> )                                                           | 86 |  |  |  |  |  |

### **Figures Caption**

| Fig. 1-1          | The applications of flat panel displays (FPDs) in our daily lives                                   | 6  |
|-------------------|-----------------------------------------------------------------------------------------------------|----|
| Fig. 1-2          | The applications of organic thin-film transistor (OTFT) on flexible electronics                     | 7  |
| Fig. 1-3          | The methods to improve characteristics of low-temperature polycrystalline                           |    |
|                   | silicon (LTPS) thin-film transistor (TFT)                                                           | 7  |
| Fig. 1-4          | The methods to improve characteristics of organic thin-film transistor (OTFT)                       | 8  |
| Fig. 1-5          | Organic materials used as active channel layers for organic thin-film transistors                   |    |
|                   | (OTFTs). [21]                                                                                       | 8  |
| Fig. 2-1          | Cross-sectional view of a unit pixel in active-matrix liquid crystal display                        | 27 |
|                   | (AMLCD) [26]                                                                                        | 21 |
| Fig. 2-2          | The equivalent circuitry for the addressing matrix of an AMLCD [27]                                 | 27 |
| Fig. 2-3          | Schematic diagram of Weimer's CdS TFT with top-gate staggered structure [28].                       | 28 |
| Fig. 2-4          | Schematic diagram of LeComber's amorphous silicon ( $\alpha$ -Si) TFT structure and                 |    |
|                   | its transfer characteristics [30].                                                                  | 28 |
| Fig. 2-5          | Schematic cross section of an $\alpha$ -Si TFT with the "etch-stopper" layer and the                |    |
|                   | in-situ tri-layer [32]                                                                              | 28 |
| Fig. 2-6          | Schematic cross section of a top-gate low-temperature polysilicon TFT with a                        |    |
|                   | storage capacitor [34]                                                                              | 29 |
| Fig. 2-7          | Schematic of the geometries frequently used in organic thin-film transistors with                   |    |
|                   | (a) inverted-staggered structure, and (b) inverted-coplanar structure [44]                          | 29 |
| Fig. 2-8          | The output characteristic and the transfer characteristic of the pentacene-based                    |    |
|                   | organic thin-film transistor with a high saturation mobility of 0.62 $\text{cm}^2/\text{V-s}$ [46]. | 29 |
| Fig. 2 <b>-</b> 9 | The energy levels of oligo-thiophenes and poly-thiophenes as a function of the                      |    |
|                   | number of conjugated units [48]                                                                     | 30 |

| Fig. 2-10 | Commonly used high-performance organic and polymer semiconductor                                            |    |
|-----------|-------------------------------------------------------------------------------------------------------------|----|
|           | materials [21]                                                                                              | 30 |
| Fig. 2-11 | Schematic of the re-crystallization mechanism for solid phase growth of                                     |    |
|           | amorphous silicon (α-Si) [52]                                                                               | 31 |
| Fig. 2-12 | TEM micrographs for amorphous silicon ( $\alpha$ -Si) film as a function of annealing                       |    |
|           | time, such as as-deposited, 1HR, 2HR, and 24HR [53]                                                         | 31 |
| Fig. 2-13 | Summarized alternative high- $\kappa$ gate dielectric materials reported in VLSI                            |    |
|           | Symposium and IEDM from 1999 to 2005                                                                        | 32 |
| Fig. 2-14 | Energy bandgap versus dielectric constant plots for candidate gate insulators                               |    |
|           | [62], [63]                                                                                                  | 32 |
| Fig. 2-15 | Energy bandgap versus various lanthanide oxides [67], [68]                                                  | 33 |
| Fig. 2-16 | Dependence of mobility $(\mu)$ on gate electric field (E). (b) Dependence of                                |    |
|           | channel mobility ( $\mu$ ) on charge density ( $Q_s$ ). Black or white sample correspond                    |    |
|           | to channel mobility ( $\mu$ ) calculated from gate sweep or drain sweep, respectively.                      |    |
|           | 500 nm SiO <sub>2</sub> with gate sweeps (o); 120 nm SiO <sub>2</sub> with gate sweeps ( $\bullet$ ); 82 nm |    |
|           | BST with drain sweeps ( $\bigstar$ ); 90 nm BST with gate sweeps ( $\Delta$ ); 122 nm BZT                   |    |
|           | with drain sweeps ( $\blacksquare$ ); 128 nm BZT with gate sweeps ( $\square$ ) [25]                        | 33 |
| Fig. 2-17 | Schematic view of a thin-film transistor (TFT) under gate and drain biases [93].                            | 34 |
| Fig. 2-18 | The energy bandgap diagram of the metal-insulator-semiconductor (MIS)                                       |    |
|           | structure under gate bias [93]                                                                              | 34 |
| Fig. 2-19 | Schematic view of an organic thin-film transistor (OTFT) working in                                         |    |
|           | accumulation region under high drain bias [95]                                                              | 35 |
| Fig. 3-1  | The main process steps of the Pr <sub>2</sub> O <sub>3</sub> poly-Si TFT with nitrogen-implanted            |    |
|           | poly-Si film. (a) Thermal oxidation, $\alpha$ -Si deposition, nitrogen implantation, and                    |    |
|           | SPC annealing. (b) Active region patterning, $Pr_2O_3$ deposition, and $Pr_2O_3$                            |    |
|           |                                                                                                             |    |

annealing. (c) TaN gate deposition and patterning, and then self-align implantation and activation. (d) ILD deposition and contact hole opening. (e) Al deposition and patterning. ----- 53

- Fig. 3-2 (a) The top view of the fabricated pentacene-based organic thin-film transistor
   (OTFT). (b) The cross-sectional structure of the pentacene OTFT with high-κ
   LaYO<sub>X</sub> gate insulator along AA' dashed line in (a). ----- 54
- Fig. 3-3 The schematic view of the shadow masks corresponding to their process. (a)
  Shadow mask 1 for TaN gate deposition. (b) Shadow mask 2 with the TaN
  pattern alignment for high-κ LaYO<sub>X</sub> deposition. (c) Shadow mask 3 with the
  TaN pattern alignment for pentacene deposition. (d) Shadow mask 4 with the
  TaN pattern alignment for Au electrode deposition. ------ 56
- Fig. 3-4 The schematic view of the Au/LaYO<sub>x</sub>/TaN metal-insulator-metal (MIM) capacitors in-situ fabricated with OTFT device. ----- 56
- Fig. 3-5
   The schematic views of (a) the thermal evaporation system, and (b) the electron-beam evaporation system.
   57
- Fig. 3-6 The device parameters, including threshold voltage ( $V_{TH}$ ), subthreshold swing (*S.S*), and ON/OFF current ratio, extracted from the transfer characteristic plot. 58
- Fig. 4-2 The XPS spectra of Pr 3d and O 1s core level for the Pr<sub>2</sub>O<sub>3</sub> gate insulator on Si substrate. ----- 75
- Fig. 4-3 The transfer characteristics of the  $Pr_2O_3$  poly-Si TFTs with various nitrogen dosages of zero (control sample),  $5 \times 10^{12}$  cm<sup>-2</sup>, and  $5 \times 10^{13}$  cm<sup>-2</sup> under  $V_{DS} =$ 0.1 V. -----

| Fig. 4-4  | The transfer characteristics $(I_{DS}-V_{GS})$ of the Pr <sub>2</sub> O <sub>3</sub> poly-Si TFTs with nitrogen |    |
|-----------|-----------------------------------------------------------------------------------------------------------------|----|
|           | dosages of zero and $5 \times 10^{12} \text{ cm}^{-2}$ under $V_{DS} = 0.1 \text{ V}$ and 1 V. The inset is the |    |
|           | table of the electrical parameters                                                                              | 78 |
| Fig. 4-5  | The output characteristics $(I_{DS}-V_{DS})$ of the Pr <sub>2</sub> O <sub>3</sub> poly-Si TFTs with nitrogen   |    |
|           | dosages of 0 cm <sup>-2</sup> and $5 \times 10^{12}$ cm <sup>-2</sup> .                                         | 79 |
| Fig. 4-6  | The drain current degradation for the $Pr_2O_3$ poly-Si TFTs with and without                                   |    |
|           | nitrogen implantation under hot-carrier stress condition                                                        | 80 |
| Fig. 4-7  | The capacitance-voltage $(C-V)$ and the current density-voltage $(J-V)$                                         |    |
|           | characteristics of the Au/LaYO <sub>X</sub> /TaN MIM capacitor                                                  | 82 |
| Fig. 4-8  | The glancing-incidence X-ray diffraction (GI-XRD) spectra and the atomic force                                  |    |
|           | microscopy (AFM) image (inset) of pentacene channel layer deposited on the                                      |    |
|           | LaYO <sub>X</sub> /TaN gate structure.                                                                          | 83 |
| Fig. 4-9  | Transfer characteristics $(I_{DS}-V_{GS})$ and its square root plot $(I_{DS}^{1/2}-V_{GS})$ of the              |    |
|           | pentacene-based organic thin-film transistor with a high- $\kappa$ dielectric of LaYO <sub>X</sub>              |    |
|           | gate insulator at $V_{DS} = -2$ V.                                                                              | 84 |
| Fig. 4-10 | The output characteristics $(I_{DS}-V_{DS})$ of the pentacene-based organic thin-film                           |    |
|           | transistor with a high- $\kappa$ dielectric of LaYO <sub>X</sub> gate insulator                                 | 85 |

### **CHAPTER 1**

### **INTRODUCTION**

Over the past ten years, flat panel displays (FPDs) have became frequent features to provide any instantaneous information in our daily lives, for examples, mobile phones, personal digital assistants (PDAs), notebooks, desktop computer monitors, televisions (TVs) etc, as shown in Fig. 1-1. They replace traditionally heavy cathode ray tube (CRT) and develop toward thin short in portable device or large-scale display. Today, the business of the display industry and its derivative marketing are significantly growing up and gradually catching up those of the semiconductor industry and the automobile industry. For high definition (HD), high quality, portable, power saving, and low-cost considerations, the fabrications of FPD technology must make new breakthroughs to satisfy human being's pursing. One of the breakthroughs is to improve the electrical performance of the thin-film transistor (TFT) device with a higher driving capability. A TFT device with a higher driving capability could use a smaller device dimension to drive liquid crystal (LC) in active matrix region, hence achieving a higher aperture ratio (AR) and a higher definition. Besides, it also could be directly embedded functional and control circuits by in-situ fabricated active-matrix TFT devices on peripheral panel without extra tap-automated-bounding (TAB) integrated-circuit (IC) to reduce the cost of the backend process on FPD.

Table 1-1 shows the roadmap proposed by Nakajima of Sony Corporation for integrating the circuit system into FPD to realize system-on-glass (SOG) or system-on-panel (SOP) concept [1]. By using the index of low-temperature polycrystalline silicon (LTPS) technology, the mobility is enhanced from 50 cm<sup>2</sup>/V-s to 200 cm<sup>2</sup>/V-s, the design rule of the channel length is shrunk from 3.5  $\mu$ m to 1  $\mu$ m, and the threshold voltage is decreased from 2 V to 0.5 V. Because of the improvement of TFT device performance, many kinds of integrated circuit function on panel could migrate from analog driving circuits in 1<sup>st</sup> generation, digital-to-analog converter (DAC) circuits in 2<sup>nd</sup> generation, interface signal control circuits in 3<sup>rd</sup> generation, and finally to central processing unit (CPU) and memory circuits in 4<sup>th</sup> generation. In the near future, the FPD is not only for displaying information but also for increasing added value of digital and mobile products with high performance. Although these prototypes have been announced by lots of international FPD companies, they still need a period of time appearing in production line. Hence, how to improve electrical performance of a unit TFT device has became a research emphasis.

Although pursing high performance of LTPS TFT device drives new technologies in FPD field, not all electronics require such high performance devices. Some devices, however, such as electrical papers or electrical clothes, only have to cover large area without high resolution consideration, and they should be produced with extremely low-cost or disposable, as shown in Fig. 1-2. Hence, relatively cheap organic materials are more applicable to flexible surfaces rather than to rigid materials as traditional TFT displays. These special applications, such as large area coverage, mechanical robustness, flexible, lightweight, low-power consumption, and low-temperature production, are taken into account rather than intrinsic performance. Besides, an organic TFT (OTFT) device is usually used as a switching device to drive organic light-emitting diode (OLED) on panel [2], which is an active component emitting light unlike passive component of liquid crystal (LC). Unfortunately, today organic displays have a sluggish response time to limit display ability due to a low saturation carrier mobility of 0.1 to 1  $\text{cm}^2/\text{V-s}$  for OTFT. To provide a sufficient driving capacity of OTFT, the large-area device layout must be drawn with sacrificing aspect ratio or the OTFT is operated under higher voltage with power consumption. Therefore, improving performance of OTFT must be also an important topic on an active-matrix organic light-emitting diode (AM-OLED) display [3].

Both LTPS TFT and OTFT devices are all need to improve their performance. Fig. 1-3

summarizes various ways to improve the performance of TFT device, where takes an n-type LTPS TFT for example. On purpose to decrease grain boundary trap states in polycrystalline silicon (poly-Si) film, the solid-phase crystallization (SPC) method and the excimer laser annealing (ELA) technology [4] are developed to re-crystallize from an  $\alpha$ -Si film to enlarge grain size. In recently years, to further improve the characteristics of poly-Si similar to those of single crystalline silicon, the sequential lateral solidification excimer laser annealing (SLS) [5] and the selectively enlarging laser crystallization (SELAX) [6] are proposed to realize on display products. However, the grain boundaries still exist in the active channel of TFT even if the grain size of poly-Si has been enlarged by a re-crystallization technology. To passivate these trap states in grain boundaries, the hydrogen plasma [7] and the ammonia plasma [8] treatments are processed during inter-metal dielectric depositing in today FPD industry. The grain boundaries also have opportunity to appear near the drain side junction of LTPS TFT. To avoid the kink effect [9] and the gate induce drain leakage (GIDL) current [10], the LTPS TFT device with a lightly-doped-drain (LDD) structure [11] is often used to solve the electrical stability in industry. In academic, many device structures to lower the electric field near drain side are also reported to improve the electrical stability [12]. With the increase of panel size, the parasitic resistance and the parasitic capacitor must be considered to maintain the speed of signal transportation. Therefore, the copper gates for interconnection [13] as well as the low- $\kappa$ materials for inter-metal dielectric [14] have been studied and introduced into large-size panel production.

As previous mentioned on the index of SOP technology, the circuit on panel is designed toward power-saving applications, which means the operational voltage should be continuously lowered with the same driving current of LTPS TFT. Especially on the irregular number of grain boundaries in poly-Si channel, although using LTPS process could enlarge poly-grain size to improve the device performance, it usually accompanies a random device-to-device variation, which is not suitable for circuit design [15]. Therefore, except for improving the device performance, the gate controllability to active channel of LTPS TFT seems more important. In ref. [16], integrating high- $\kappa$  gate dielectric into LTPS TFT could increase gate capacitance density and obtain a thin equivalent-oxide thickness (EOT) with good gate controllability. Compared to LTPS TFT with an oxide gate insulator, that with a high- $\kappa$  gate dielectric could induce more minority carriers to quickly fill up the grain boundary trap states in active channel region. Therefore, LTPS TFT with a high- $\kappa$  gate insulator has larger on/off current ratio, lower subthreshold swing, and lower threshold voltage caused by the variation on the number of grain boundaries and the threshold voltage roll-off property corresponding to the short channel effect could be well controlled due to higher gate controllability to minimize the body effect in the channel region. Therefore, LTPS TFD field in the near future.

For an organic TFT (OTFT) device, the ways to improve performance are also summarized in Fig. 1-4. First, because the stability of OTFT is affected by environmental gas, the polymer passivation layers are proposed to spin coating on the active channel layer to improve the reliability of organic device [17], [18]. Besides, improving the contact between the electrodes and the active organic layer by minimizing their work-function mismatch could help majority carriers inject into the active channel to improve the device performance [19], [20]. Fig. 1-5 shows various organic materials with a higher carrier mobility compared with polycrystalline silicon are also developed. [21]. If the interface status between the inorganic oxide insulator and the organic channel layer is treated from hydrophilic to hydrophobic by interface modification [22]-[24], the organic molecules would be grown and aligned with each other to enhance grain size corresponding to the raise of carrier mobility.

Finally, incorporating a suitable high- $\kappa$  material to increase the gate capacitance density of OTFT could also improve device characteristics. The major motivation to find silicon oxide alternatives is significantly reducing the operational voltage of OTFT. In fact, while the saturation carrier mobility of organic semiconductors have approached or surpassed that of amorphous silicon ( $\alpha$ -Si), OTFT generally is operated under a very large source-drain or source-gate bias, typically greater than 30 V to 50 V [25]. It results in excessive power consumption, which is not suitable for organic electronic circuits. Therefore, using high- $\kappa$ materials as gate dielectrics could induce more accumulation charges in the active channel layer of OTFT under the same electric field (gate and drain voltages) corresponding to the improvement of the channel mobility, compared with using low- $\kappa$  silicon dioxide.

In this thesis, we propose integrating high- $\kappa$  materials as gate dielectrics to improve the electrical performance of low-temperature polycrystalline silicon (LTPS) thin-film transistors (TFTs) and pentacene-based organic TFTs (OTFTs), and we hope both of them are suitable for high-speed or low-voltage electronic applications. This thesis organizes as following. Chapter 1 presents the introduction of FPDs concept and the motivation why we need to integrate high-k gate dielectrics for thin-film transistor (TFT), including LTPS TFT and organic TFT (OTFT). Chapter 2 gives the general backgrounds on active-matrix liquid crystal display (AMLCD), history of TFT, organic semiconductor materials, and solid-phase crystallization technology. All of this knowledge would be used for discussion in chapter 4. The high-k dielectric materials could be used in complementary-metal-oxide-semiconductor (CMOS) devices and TFT devices are also reviewed. Besides, the current equations of LTPS TFT and OTFT are derived. Chapter 3 shows the detail fabrication processes of LTPS TFTs and OTFTs with high- $\kappa$  gate insulators, and the physical analysis techniques as well as the electrical measurement methods used to characterize device performances are included. Chapter 4 devotes into two main categories, which contain the characteristics of the LTPS praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) TFTs with various nitrogen dosages and those of the OTFT with lanthanum-yttrium oxide (LaYO<sub>X</sub>). Their electrical performances are investigated to verify the benefits on integrating high- $\kappa$  gate dielectrics. Finally, chapter 5 concludes this research work and gives the suggestions for future work.



Table 1-1. The roadmap of system integration trend of FPD provided by Sony Corporation [1].

| Time        | Before 2000                          | 2000-2002                            | 2003–2005                     | After 2005                            |
|-------------|--------------------------------------|--------------------------------------|-------------------------------|---------------------------------------|
| Generation  | 1st                                  | 2nd                                  | 3rd                           | 4th                                   |
| System      | V driver &                           | 4 bit DAC                            | Completely integrated         | Multibit frame memory                 |
| integration | analog sample                        | 6 bit selector                       | RGB interface                 | high speed interface sensor           |
|             | hold                                 | low current                          | high current power circuit    | signal processor                      |
|             |                                      | DCDC converter                       | leading to single power       |                                       |
|             |                                      |                                      | supply                        |                                       |
| Interface   | Analog                               | Digital                              | Digital                       | Digital                               |
|             | (Special format)                     | (Special format)                     | (Standard 18 bit              | (CPU or RGB Serial)                   |
|             |                                      |                                      | RGB parallel)                 |                                       |
| Application | Digital video camera                 | PDA                                  | PDA                           | Advanced mobile                       |
|             | Digital still camera                 | Mobile phone                         | Mobile Phone                  | terminal                              |
| Mobility    | $50 \text{ cm}^2/\text{V} \text{ s}$ | $50 \text{ cm}^2/\text{V} \text{ s}$ | $100 \text{ cm}^2/\text{V s}$ | $200 \text{ cm}^2/\text{V} \text{ s}$ |
| $V_{ m th}$ | 2 V                                  | 2 V                                  | 1 V                           | 0.5 V                                 |
| Design rule | 3.5 µm                               | 3.5 µm                               | 2.0-3.0 μm                    | 1.0 µm                                |



Fig. 1-2. The applications of organic thin-film transistor (OTFT) on flexible electronics.



Fig. 1-3. The methods to improve characteristics of low-temperature polycrystalline silicon (LTPS) thin-film transistor (TFT).



Fig. 1-4. The methods to improve characteristics of organic thin-film transistor (OTFT).



Fig. 1-5. Organic materials used as active channel layers for organic thin-film transistors (OTFTs) [21].

### **CHAPTER 2**

### **GENERAL BACKGROUND AND LITERATURES REVIEW**

In this chapter, we first give a brief introduction on the active-matrix liquid crystal display (AMLCD) where the thin-film transistors (TFTs) as the switching devices or the controlled devices are fabricated. Second, a history for manufacturing TFT devices is described from the first TFT device to the low-temperature polycrystalline silicon (LTPS) TFT and the organic TFT (OTFT). The section 2.3 presents a review on some kinds of organic semiconductor materials used for OTFT and their conduction mechanisms. In the subsequent section 2.4, the principle of solid-phase crystallization (SPC) method as well as several modified SPC methods to improve device performance are described and explained here. Section 2.5 gives a brief comparison of various high- $\kappa$  materials, especially on the properties such as praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) and of the lanthanum series materials, lanthanum-yttrium oxide (LaYO<sub>X</sub>). Moreover, the advantages for incorporating these high- $\kappa$ dielectrics in TFTs and in OTFTs are also illustrated in this section. And then, the retrospective reviews on LTPS TFT and OTFT with high-k gate dielectrics are shown in section 2.6. Finally, the current equations of these TFT devices used in the following chapters are derived in section 2.7.

### 2.1 ACTIVE-MATRIX LIQUID CRYSTAL DISPLAY TECHNOLOGY

Thin-film transistors (TFTs) are commonly utilized as pixel-switching elements in active-matrix liquid crystal display (AMLCD). Fig. 2-1 shows the cross-sectional view of the unit pixel in an AMLCD [26]. Basically, the unit pixel in AMLCD consists of three main parts, a thin-film transistor (TFT), a liquid crystal (LC), and two polarizers on outer top and bottom

glasses. The liquid crystal (LC), a group of rod-shaped polymer molecules, is confined between two glass plates separated by a spacer, and it would be forced by the orientation alignment layers either into 90° or 270°. The outer surfaces of two glass plates are coated with linear polarizers whose polar orientations are mutually perpendicular. When the unpolarized light travels through this AMLCD system, it is linearly polarized by the first polarizer, and subsequently the polarization plane of light could be rotated by the twisted LC molecules. This rotation enables the light to pass the second polarizer, which is perpendicular to the first polarizer. Hence, the AMLCD system is transparent in non-activated state. Besides, the inner surface of glass substrate contains patterned pixel electrodes made by a transparent conductor of indium-tin oxide (ITO). When an output voltage of switching TFT device is applied on the pixel electrode, the LC molecules would be aligned parallel to the electric field and perpendicular to the surface of the glass substrate. Therefore, the light polarization is not rotated anymore, and the crossed-polarization filters would result in blocking light, appeared to black in this unit pixel. Grey levels could be obtained with the partial alignment of liquid crystal (LC) molecules by applying various voltage levels on the pixel electrode. The red, green, and blue color filters are implemented on the front glass for individual pixels of full-color display.

The first matrix concept on liquid crystal display (LCD) was proposed by *Lechner et al.* [27] in 1971. This equivalent circuitry of active matrix concept is drawn in Fig. 2-2. Each crossing region surrounded by row line and column line is located a thin-film transistor (TFT) and a pixel capacitor ( $C_p$ ). The pixel capacitor represents both the capacitances of liquid crystal and additional storage capacitor. The data driver and the scan driver, the peripheral circuitry generally fabricated by complementary-metal-oxide-semiconductor (CMOS) process, control the gate voltage and the drain voltage of each thin-film transistor, respectively. The scan driver controls the gate addressing, and its alternate sweeping depends on how much frame rate we need. The data driver inputs the information of video signals by various voltage

levels stored on the pixel capacitor ( $C_p$ ). Various amounts of charges in the pixel capacitor related to the polarization of liquid crystal (LC) result in the various grey levels we see on the active-matrix liquid crystal display (AMLCD).

### 2.2 HISTORY OF THIN-FILM TRANSISTORS

The first n-type thin-film transistor (TFT) was fabricated by P. K. Weimer at RCA laboratory in 1962 [28]. He used the thin film of microcrystalline cadmium sulfide (CdS), the insulator of silicon monoxide, and the electrodes of autumn (Au) to form CdS TFT with a top-gate staggered structure on glass substrate, as shown in Fig. 2-3. All of these materials in this device were deposited by utilizing electron-beam evaporation through shadow masks. In 1964, P. K. Weimer also reported a p-type TFT with a tellurium (Te) active channel with the same structure [29]. Although the active channel of polycrystalline CdS or Te has a high mobility characteristic, the other electrical properties are influenced by grain size, stoichiometry, high interface states, and even sensitive to ambient gas. Therefore, in 1979, LeComber et al., first introduced the radio-frequency (RF) sputtered amorphous silicon ( $\alpha$ -Si) as the active channel material of TFT device [30], as shown in Fig. 2-4. With the process progressing, in 1986, Funada et al., of Sharp fabricated the TFT with a tri-layer inverted-staggered structure contained a back-channel insulating layer, an etch-stopper layer, an active layer, and a source/drain contact layer which those layers are all deposited by a plasma-enhanced chemical vapor deposition (PECVD) system [31]. With this tri-layer inverted-staggered structure, it is easy not only to make the good contact with the back-channel approach but also to control the OFF-state current with the shading-light bottom-gate electrode. It becomes the standard structure of amorphous silicon ( $\alpha$ -Si) TFT in modern active-matrix liquid crystal display (AMLCD) technology [32], as shown in Fig. 2-5. In following years, based on  $\alpha$ -Si technology, many kinds of electronic products equipped with AMLCD panels are commercialized, such as LCD monitors, notebooks, and the state of the art: super large size TFT-LCD TV of 108 inches fabricated by Sharp with its 7-th generation production line in 2007.

Because the mobility of amorphous silicon ( $\alpha$ -Si) TFT was too low with an approximate value of 0.2 to 1 cm<sup>2</sup>/V-s, in 1980, Funada et al., of IBM reported the first high-temperature polycrystalline silicon (poly-Si) TFT with a high mobility of 50 cm<sup>2</sup>/V-s fabricated on quartz substrate [33], but it could not be fabricated on glass substrates due to the temperature limitation. Afterwards, many researches [34], [35] focused on how to use a low-temperature process to fabricate top-gate poly-Si TFTs on glass substrate, as shown in Fig. 2-6. In 1991, Little et al., of Seiko-Epson first developed a low-temperature polycrystalline silicon (LTPS) TFT on glass substrate by using solid-phase crystallization at 600 °C, whose mobility was close to that on quartz substrate [36]. Further, various crystallization technologies were developed to improve the device performance, for examples, metal induced crystallization [37], [38] and laser crystallization [39], [40]. With these advanced crystallization technologies, the LTPS TFT device with a high mobility was not only used as the switching element with a larger aspect ratio (AR) in unit pixel, but also made as the device in periphery driving circuit and in control circuit around the panel, as shown in Fig. 2-2. Currently, by combining the laser crystallization technology, the LTPS TFTs have been used in small-to-mid size panel products, such as digital camera or cellular phone, for high delicate pixel, high definition, and portable and low-power electronics applications.

In previous section, pursing high performance of TFT device drives new technologies used in FPD field. However, not all electronics require high performance. Some devices, for examples, detectors, electrical papers, or electrical clothes, only have to cover large area, no need to high definition, and must be produced with extremely low cost or disposable. Some devices have to integrate with personal information on a plastic substrate, such as smart cards or identification tags. For these special applications, large area coverage, mechanical robustness, and cheap and low-temperature production, are the most important consideration rather than intrinsic performance. Therefore, the cheaper organic semiconductors with similar mobility to the amorphous silicon ( $\alpha$ -Si) have been attracted much attention recently.

Various organic semiconductors have been studied since the early 1950s [41], but their characteristics were poor and low reproducible. The electrical conduction of the polymer-based polyacetylene was first reported by Chiang et al. in 1977 [42]. A few years later, *Ebisawa et al.*, fabricated the first polymer-based transistor with a polyacetylene (CHx) channel in 1983 [43]. Owing to the thermal and mechanical fragility of the organic materials, the inverted-staggered structure and the inverted coplanar structure are most frequently used structures in the organic-based TFTs field, as shown in Figs. 2-7(a) and 2-7(b), respectively [44]. Nowadays, all organic semiconductors are conjugated organic materials with single and double carbon bonds alternated along whole molecule backbone. Based on the molecular weight, the organic semiconductors roughly have two classifications as (1) conjugated polymers and (2) small molecules or short conjugated oligomers [45]. Among these organic semiconductors, the oligomers pentacene  $(C_{22}H_{14})$  has the highest mobility. Recently, the saturation mobility of the pentacene-based thin-film transistor with a 400-nm thermal gate oxide on heavily doped silicon substrate was progressive to 1 cm<sup>2</sup>/V-s [46], [47], whose characteristics are shown in Fig. 2-8. However, such device needs high operational voltage so that it could not be used for low-power circuit applications.

### 2.3 ORGANIC SEMICONDUCTOR MATERIALS

In conjugated organic materials, single and double bonds alternate along whole molecule backbone. It means that all  $\pi$  orbitals of the carbon atoms participates to either a double bond or a single bond from a sort of continuous  $\pi$  bond delocalized along the whole molecule. The hybridization of the  $\pi$  orbital results in splitting of the energy levels and forming a sort of the Highest-Occupied-Molecular-Orbit (HOMO) analogous to the valence band of conventional inorganic semiconductor. Besides, the anti-bonging  $\pi^*$  orbitals, with their higher energy, constitute the Lowest-Unoccupied-Molecular-Orbit (LUMO) like the conduction band of inorganic semiconductor. The energy band diagrams of oligo-thiophenes and poly-thiophenes are also the function of the number of conjugated units [48], as shown in Fig. 2-9.

On the contrary, the transport from one molecule to another is much more difficult due to a small energetic coupling between molecules held by a weak Van der Waals force about 10 kcal/mol [49]. Generally, the inter-molecular transport could not be described with the conventional band theory, but it could be described as the phonon assisted carrier hopping between the localized states of organic molecules. Accordingly, unlike the case of the phonon scattering for conventional inorganic semiconductor [45], the mobility ( $\mu_m$ ) of these organic molecules increases with temperature following an exponential form as

$$\mu_m = \mu_{m,0} \exp\left[-\left(\frac{T_0}{T}\right)^{1/\alpha}\right] \tag{2-1}$$

, where  $\alpha$  is an integer ranging from 1 to 4, *T* is temperature, and  $T_0$  and  $\mu_{m,0}$  are fitting constant. However, concerning the higher ordered organic materials, the explanation for inter-molecular conduction by hopping process may face some controversy [45].

Depending on the arrangement of molecules and the nature of majority charge carriers, organic semiconductors could be either p-type or n-type materials. Several commonly used organic and polymer semiconductor materials with reliable performance characteristics for thin-film device are shown in Fig. 2-10 [21]. Pentacene ( $C_{22}H_{14}$ ) and regioregular poly(3-hexylthiophene) (P3HT) have been extensively researched and commonly used for p-type material in most organic TFT devices. However, n-type materials are also required for special applications, such as organic light emitting diodes (OLED) or organic-based complementary-metal-oxide-semiconductor (O-CMOS), including N,N'-bis(n-octyl)-dicyanoperylene-3,4:9,10-bis(dicarboximide) (PDI-8CN<sub>2</sub>), and hexadecafluoro-

-phthalocyanine ( $F_{16}CuPc$ ). In our study, pentacene, as a member of oligomers, consists of five aligned and condensed benzene rings is used to demonstrate our organic TFT with high- $\kappa$  dielectric.

### 2.4 SOLID-PHASE CRYSTALLIZATION TECHNOLOGY

As-deposited polycrystalline silicon (poly-Si) film as an active channel layer generally exhibits small grain size resulting in inferior characteristics of low-temperature polycrystalline silicon (LTPS) thin-film transistor (TFT). In poly-Si film, most of defects in grain boundaries would act as scattering centers or midgap trap states to degrade carrier transport properties and to increase off-state leakage current in LTPS TFT [50]. Consequently, a low-cost solid-phase crystallization (SPC) process is developed to re-crystallize poly-Si film from amorphous silicon ( $\alpha$ -Si) film and it could obtain larger grain size to minimize grain boundaries in active channel layer corresponding to the improvement of ploy-Si quality [51]. A small amount of scattering centers and trap states in active channel layer result in a higher carrier mobility in LTPS TFT. In our work, therefore, we use SPC method to demonstrate the LTPS high- $\kappa$  TFT with various nitrogen dosages.

Given sufficient energy to overcome initial energy barrier, amorphous silicon ( $\alpha$ -Si), a thermodynamically metastable phase, has a driving force to transform toward polycrystalline phase. After the  $\alpha$ -Si film is deposited, the traditional SPC process spends several hours (> 20hrs) for completely converting the  $\alpha$ -Si film to the poly-Si film at a low temperature of 600 °C. The grains are generally elliptical in shape due to preferential growth in <112> direction, and dendritic due to the formation of twin along (111) boundaries, as shown in Fig. 2-11 [52]. Besides, as the cross-sectional view of TEM in Fig. 2-12 [53], the traditional SPC process is an interface-nucleation scheme generating lots of nucleation sites at the amorphous silicon/underlayer ( $\alpha$ -Si/SiO<sub>2</sub>) interface as a function of annealing time. It also results in many grain boundaries in re-crystallized poly-Si film, in spite of less than those in amorphous silicon ( $\alpha$ -Si) film [54].

In order to improve the microstructure of poly-Si film, the modified solid-phase crystallization (SPC) methods with surface-nucleation scheme are proposed by introducing oxygen dopants at the amorphous silicon/buffer oxide layer ( $\alpha$ -Si/SiO<sub>2</sub>) interface to suppress grain nucleation starting at this interface [55], [56]. It initially nucleates at another preferable nucleation site on the top free surface of  $\alpha$ -Si film to gain a larger grain size of poly-Si film. In order to further decrease the trap states in grain boundaries, the hydrogen plasma [7] or the ammonia plasma [8] passivation is treated after the LTPS TFT is finished. However, the hydrogenated poly-Si TFTs suffer from a serious instability issue due to the easily broken of weak Si-H bonds under electrical stress [57]. To find stronger and more stable bonds, such as S-F bond or Si-N bond, to replace the Si-H bonds in passivation process, the fluorine implantation [58], the carbon tetrafluoride (CF<sub>4</sub>) plasma treatment [59], and the nitrous oxide (N<sub>2</sub>O) plasma treatment [60] are processed on the active channel layer after the SPC process is completed. Furthermore, the low-temperature SPC activation with implanted fluorine ions is also proposed [61] to improve the electrical characteristics and the reliability of LTPS TFTs. According to these previous reports, we could conclude that the stronger bonds formed in the poly-Si film and at poly-Si/gate insulator could significantly improve performance and reliability of device. Therefore, in our study, we propose the LTPS TFT with nitrogen incorporation during SPC process to form the stronger Si-N bonds and to passivate the trap states in poly-Si grains and in grain boundaries. We expect such device has better electrical stress immunity.

### 2.5 THE PROPERTIES OF HIGH-K MATERIALS

Today, searching potentially alternative high- $\kappa$  materials as gate insulators has attracted much attention in complementary-metal-oxide-semiconductor (CMOS) technology. Through the publications of well-known international journals and conferences, as shown in Fig. 2-13, the research trend gradually changes from binary oxides to ternary oxides as well as from hafnium-based dielectrics to lanthanide oxides. Besides, the new dielectric must satisfy some criteria, including large energy bandgap ( $E_G$ ) and high dielectric constant ( $\kappa$ ) value. The capacitor fabricated by using dielectric material with a large energy bandgap and a high dielectric constant value could obtain a low leakage current and a large capacitance density, respectively. However, the dielectric constant and the bandgap of high-k dielectric materials are usually trade-off. Fig. 2-14 shows the energy bandgap of several candidate oxides for gate dielectric as a function of the dielectric constant [62], [63]. The most promising dielectric in terms of the figure of merit (FOM) is given by the product of the energy bandgap and the dielectric constant. Therefore, we choose the materials with energy the bandgap larger than 5 eV and the dielectric constant larger than 20 as gate dielectrics, as shown in the oblique-line region of Fig. 2-14, including hafnium-based oxide, zirconium-based oxide, and lanthanide-based oxide.

Lanthanide oxides are possible candidates of gate dielectrics to replace the hafnium-based oxide in the next generation [64]. Lanthanide oxides have good thermal stability in contacting with silicon [65], and the most of their dielectric constant values are large enough. For example, the lanthanum oxide (La<sub>2</sub>O<sub>3</sub>) as a gate dielectric has been reported a high dielectric constant value up to 27 [66]. The energy bandgap (E<sub>G</sub>) and the conduction band offset relative to silicon ( $\Delta E_{CB}$ ) of the lanthanide oxides also meet the requirements for gate dielectrics, being E<sub>G</sub> ~ 4 to 6 eV and  $\Delta E_{CB} > 2$  eV, respectively [67], [68]. Fig. 2-15

shows the energy bandgaps of various lanthanide oxides. Except for the  $E_G$  of the cerium oxide (CeO<sub>2</sub>) smaller than 2.5 eV, the other lanthanide oxides have a  $E_G$  larger than 4 eV [67], [68]. Therefore, in this study, we choose praseodymium oxide ( $Pr_2O_3$ ) and lanthanum-yttrium oxide ( $LaYO_X$ ) as our gate dielectrics for integrating into LTPS TFT and organic TFT, respectively. The reasons why we choose these two lanthanide oxides as the gate insulators are shown in next subsection.

#### 2.5-1 Characteristics of Praseodymium Oxide

Praseodymium oxide, a rare earth metal oxide, has been used for microelectronic applications so far. The praseodymium oxide have three various crystallographic structures, which PO<sub>2</sub> exhibits the cubic calcium fluoride structure with C1-type, and Pr<sub>2</sub>O<sub>3</sub> crystallizes in the manganese oxide structures with D 5<sub>3</sub> type and D 5<sub>2</sub> type [69], [70]. The D 5<sub>3</sub> type structure is based on the calcium fluoride structure where a quarter of the oxygen atoms are removed from specific lattice sites. It has been reported that the Pr<sub>2</sub>O<sub>3</sub> with hexagonal lanthanum oxide structure of D 5<sub>2</sub> type is suitable for epitaxy on Si (100) substrate only [69].

The melting point and the boiling point of praseodymium oxide ( $Pr_2O_3$ ) are 2183 °C and 3760 °C, respectively [70]. Praseodymium oxide ( $Pr_2O_3$ ) as the gate dielectric on Si substrate has a dielectric constant up to 31, deposited by molecular beam epitaxy (MBE) equipped with electron-beam evaporator [71]. As to the deposition of praseodymium oxide ( $Pr_2O_3$ ) film, the studies on pulsed-laser deposition (PLD) method [72], [73] and metallorganic chemical vapor deposition (MOCVD) method [74] are also reported. The symmetrical valance and conduction band offsets relative to silicon ( $\Delta E_{VB}$  and  $\Delta E_{CB}$ ) of praseodymium oxide measured by X-ray photoelectric spectroscopy (XPS) valence band spectrum and Fowler-Nordheim plot are all larger than 1.2 eV, respectively [75]. Due to the middle bandgap of 4.0 eV and the large formation energy of -12900 kJ/mole [70], the praseodymium oxide ( $Pr_2O_3$ ) should be more stable and popular for its application on Si substrate. Particularly, the praseodymium oxide  $(Pr_2O_3)$  film exhibits a leakage current densities  $10^4$  times lower than the hafnium oxide  $(HfO_2)$  film and the zirconium oxide  $(ZrO_2)$  film at the same equivalent oxide thickness (EOT) of 1.4 nm [76]. Moreover, *Osten et al.*, also reported that the praseodymium oxide film is compatible with conventional COMS processes, and demonstrated that it is no need to re-engineer the manufacturing procedures [76].

#### 2.5-2 Characteristics of Lanthanum-Yttrium Oxide

In 2001, W. Zhu et al., reported that incorporating some aluminum atoms into hafnium oxide (HfO<sub>2</sub>) film (about 30 %) could increase the crystallization temperature up to 1000 °C, and it also could decrease the gate leakage current due to the increase of thermal stability on Si substrate [77]. Due to the smaller dielectric constant value of aluminum-doped hafnium oxide (HfAlO<sub>X</sub>) (around 15), the lanthanum-doped hafnium oxide (HfLaO<sub>X</sub>) was proposed by Y. Yamamoto et al., with a high dielectric constant value around 25 [78]. The HfLaO<sub>X</sub> film has a wide bandgap around 5.5 eV and a good thermal stability with amorphous phase to 1000 °C so that its leakage current is very small. Even though the lanthanum oxide (La<sub>2</sub>O<sub>3</sub>) film is easy absorbent to become lanthanum hydroxide to degrade its dielectric constant value, the lanthanum-doped hafnium oxide film could solve this moisture absorption problem. Following, K. Kita et al., also reported on the yttrium-doped hafnium oxide (HfYO<sub>X</sub>) film (only need about 4 % yttrium) [79], which not only increases the thermal stability of hafnium oxide ( $HfO_2$ ) but also increases the dielectric constant by the structural phase transformation from monoclinic phase to cubic phase. The atom induced a smaller molar volume  $(V_m)$  or with a large polarizability ( $\alpha_m$ ) could be chosen for doping source into high- $\kappa$  dielectric [79]. The yttrium (Y) atom just conforms to these two criteria [79]. Besides, yttrium oxide ( $Y_2O_3$ ) is also a high- $\kappa$  dielectric material with a good thermal stability on silicon. Therefore, the high- $\kappa$ lanthanum-yttrium oxide (LaYO<sub>x</sub>) film is proposed to solve the moisture absorption problem of lanthanum oxide and to increase the dielectric constant value to 29 with 40-to-60 % yttrium doped concentration [80]. This LaYO<sub>X</sub> film is deposited by radio-frequency (RF) co-sputtering of  $L_2O_3$  and  $Y_2O_3$  targets. The bandgap of LaYO<sub>X</sub> film with 50 % yttrium doping is also larger than 5.5 eV, and the leakage current and the hysteresis are lower than those of other reports under the same equivalent oxide thickness (EOT) [81].

## 2.6 REVIEW ON HIGH-K MATERIALS USED IN THIN-FILM TRANSISTORS

In CMOS technology, for matching scaling rule to improve device performance, especially on driving capability, the gate capacitance density  $(C_{ins})$  is continuously enlarged by using various high-k materials with high dielectric constant values. On the other hand, in academic studies, the solid-phase crystallization (SPC) poly-Si TFT device also gradually incorporates the high- $\kappa$  materials process to gain its benefits on device performance. The equivalent oxide thickness (EOT) of high-k gate insulator could be thinner than that of the traditional tetraethoxylsilane (TEOS) gate insulator under the same physical thickness. Due to the same reason for using high-k materials in CMOS technology, the high-k poly-Si TFT also could increase the gate capacitance density to induce more inversion charge carriers in channel region. Therefore, the poly-Si TFT with high-k dielectric could improve its gate controllability due to the driving capability enhancement. Several high-κ materials, including ONO stack oxide [82], nitrous oxide  $(N_2O)$  [83], tantalum pentoxide  $(Ta_2O_5)$  [84], aluminum oxide (Al<sub>2</sub>O<sub>3</sub>) [85], lanthanum-aluminum oxide (LaAlO<sub>3</sub>) [86], and hafnium oxide (HfO<sub>2</sub>) [16], are proposed to replace the conventional TEOS oxide served as gate insulators for the poly-Si TFTs. The comparison on electrical characteristics of LTPS poly-Si TFTs with various gate insulators are summarized in Table 2-1. Unfortunately, implementing ONO stack oxide, nitrous oxide (N<sub>2</sub>O), and aluminum oxide (Al<sub>2</sub>O<sub>3</sub>) in LTPS TFTs could not effectively improve the device performance due to their low dielectric constant values. The tantalum pentoxide (Ta<sub>2</sub>O<sub>5</sub>) with a narrow energy bandgap, especially on its smaller conduction bandgap offset relative to silicon ( $\Delta E_{CB}$ ), is not suitable for n-type LTPS TFTs application due to the gate leakage current issue. By the way, in Table 2-1, the LTPS TFT with hafnium oxide (HfO<sub>2</sub>) gate dielectric has the smallest threshold voltage ( $V_{TH}$ ) of 0.3 V. The reason is that its channel width is 100 nm approximate to the thickness of active channel of 50 nm so that its operation mode is like Fin-FET device with well gate controllability. Besides, the 30-min ammonia (NH<sub>3</sub>) plasma treatment is also contributed to passivate the trap states in the grain boundaries and interface of this LTPS TFT with a hafnium oxide (HfO<sub>2</sub>) gate dielectric.

Furthermore, OTFT with a low mobility and a high operation voltage, compared to LTPS TFT, is more necessary to introduce the high- $\kappa$  dielectric process to improve the device performance. The mobility of pentacene-based OTFT increases linearly with the increase of electric field (E) and charge density in channel layer ( $Q_S$ ), but eventually saturates, as shown in Fig. 2-16 [25].  $Q_S$  is a function of the accumulated carriers concentration in channel layer. Except for thermal oxide (SiO<sub>2</sub>), gate dielectrics with high- $\kappa$  materials could induce more charge density in channel layer  $(Q_S)$  under the same electric field (gate and drain voltages) corresponding to the channel mobility ( $\mu$ ). Table 2-2 shows the comparison on electrical characteristics of pentacene-based OTFTs with various gate dielectrics, including thermal oxide (SiO<sub>2</sub>) [25], barium zirconate titanate (BZT) [25], gadolinium oxide (Gd<sub>2</sub>O<sub>3</sub>) [87], tantalum pentoxide (Ta<sub>2</sub>O<sub>5</sub>) [88], lanthanum-aluminum oxide (LaAlO<sub>3</sub>) [89], titanium oxide (TiO<sub>2</sub>) [90], manganese-doped barium strontium titanate (Mn-BST) [91], and titanium-silicon oxide (TiSiO) [92]. We can see that the mobility of pentacene-based OTFTs without interface modification from hydrophilic to hydrophobic [22]-[24] is within 0.1 to 0.4  $\text{cm}^2/\text{V-s}$ . When the gate capacitance density  $(C_{ins})$  is increased, the operational voltage and the threshold voltage  $(V_{TH})$  could be decreased, particularly on the highest  $C_{ins}$  fabricated by titanium oxide (TiO<sub>2</sub>) [90]. By the way, the pentacene-based OTFTs using lanthanum-aluminum oxide (LaAlO<sub>3</sub>) has the best mobility. The reason is that introducing lanthanum (La<sup>3+</sup>) with ionic

bond nature and as the same valence as that of aluminum  $(Al^{3+})$  reduce the dangling bonds caused by  $Al^{3+}$  so that improve the mobility and hysteresis [89]. Therefore, in our work, we use the same kind of lanthanum-yttrium oxide (LaYO<sub>X</sub>) as the gate insulator processed in pentance-based OTFT.

### 2.7 CURRENT EQUATIONS OF THIN-FILM TRANSISTORS

### 2.7-1 Drain Current Equations in Linear and Saturation Regions

In this section, we formulate a general drain current for thin-film transistor by using gradual channel approximation (GCA) model [93], which the variation of the electrical field along the channel is much less than that along the corresponding variation perpendicular to channel. Hence, the inversion charges density  $(Q_{inv})$  could be simplified to the 1-D form of Possion's equation, as shown in Fig. 2-17 [93]. The current-voltage characteristic of the thin-film transistor could be calculated by estimating the elemental resistance dR and the elemental segment dy of the conducting channel given by

$$dV = I_{DS} dR = I_{DS} \frac{dy}{W \mu_{EF} |Q_{inv}(y)|}$$
(2-2)

, where *W* is the channel width and  $\mu_{EF}$  is the field-effect mobility. And then, integrating Eq. (2-2) from source (*V*=0 at *y*=0) to drain (*V*=*V*<sub>DS</sub> at *y*=*L*), the drain current could be expressed as

$$\int_{0}^{L} I_{DS} dy = \mu_{FE} W \int_{0}^{V_{DS}} |Q_{inv}| dV \Rightarrow I_{DS} = \mu_{FE} \frac{W}{L} \int_{0}^{V_{DS}} |Q_{inv}| dV.$$
(2-3)

Following, we use the charge-sheet approximation model [94], which assumes that the inversion charges  $(Q_{inv})$  are located at the silicon surface as a sheet of charges with no potential dropping or band bending across the inversion layer, to derive drain current as

$$Q_{inv} = Q_S - Q_{dep} = -C_{ins} \left( V_{GS} - V_{fb} - 2\psi_B - V \right) + \sqrt{2\varepsilon_{Si}qN_B \left(2\psi_B + V\right)}$$
(2-4)

, where  $Q_s$  is the total surface charge density,  $Q_{dep}$  is the depletion charge density,  $V_{fb}$  is the flat band voltage, the surface potential  $\psi_s$  is pinned at  $\psi_s = 2\psi_B + V(y)$ ,  $C_{ins}$  is the gate capacitance density of insulator layer,  $\varepsilon_{si}$  is the dielectric constant of silicon, and  $N_B$  is the effective channel dpoant in active channel of the thin-film transistor. Substituting Eq. (2-4) into Eq. (2-3) and carrying out the integration, the drain current ( $I_{DS}$ ) could be presented by

$$I_{DS} = \mu_{FE} \frac{W}{L} \int_{0}^{V_{DS}} \left| Q_{inv} \right| dV = \mu_{FE} C_{ins} \frac{W}{L} \left\{ \left( V_{GS} - V_{TH} \right) V_{DS} - \frac{m}{2} V_{DS}^{2} \right\}$$
(2-5)

, where the body-effect coefficient m and the threshold voltage  $V_{TH}$  are

$$m = 1 + \frac{\sqrt{\varepsilon_{Si} q N_B / 4\psi_B}}{C_{ins}} \quad \text{and} \quad V_{TH} = V_{fb} + 2\psi_B + \frac{\sqrt{4\varepsilon_{Si} q N_B \psi_B}}{C_{ins}} \text{, respectively.}$$
(2-6)

When the device works in saturation region, the  $I_{DS}$  is independent on  $V_{DS}$ , which means

$$\frac{dI_{DS}}{dV_{DS}} = \left(V_{GS} - V_{TH}\right) - mV_{DS} = 0 \implies V_{DS} = V_{DS,sat} = \left(\frac{V_{GS} - V_{TH}}{m}\right).$$
(2-7)

Substituting Eq. (2-7) into Eq. (2-5), the saturation current  $I_{DS,sat}$  could be written as

$$I_{DS,sat} = \mu_{FE,sat} C_{ins} \frac{W}{L} \frac{\left(V_{GS} - V_{TH,sat}\right)^2}{2m}$$
(2-8)

In m = 1 case, the Eq. (2-5) and Eq. (2-8) could be simplified by

$$I_{DS,lin} = \mu_{FE,lin} C_{ins} \frac{W}{L} \left\{ \left( V_{GS} - V_{TH,lin} \right) V_{DS} - \frac{1}{2} V_{DS}^{2} \right\}$$
 for linear operation (2-9)

and

$$I_{DS,sat} = \frac{1}{2} \mu_{FE,sat} C_{ins} \frac{W}{L} \left( V_{GS} - V_{TH,sat} \right)^2 \quad \text{for saturation operation, respectively.}$$
(2-10)

### 2.7-2 Drain Current Equations in Subthreshold Region

To derive the subthreshold current, we start at solving Poisson's equation in the surface region of semiconductor, whose detail band diagram and potential of p-type silicon are summarized in Fig. 2-18 [93]. The Poisson's equation in this band diagram could be

re-written as

$$\frac{d^2\psi}{d^2x} = -\frac{d\xi_{Si}}{dx} = -\frac{q}{\varepsilon_{Si}} \left[ N_B \left( \exp\left(\frac{-q\psi}{k_B T}\right) - 1 \right) - \frac{n_i^2}{N_B} \left( \exp\left(\frac{q\psi}{k_B T}\right) - 1 \right) \right]$$
(2-11)

, where  $\psi$  is the potential in silicon,  $\xi_{Si}$  is the electric field in silicon, and  $k_B$  is the Boltzmann constant. At x = 0, let  $\psi = \psi_S$  (surface potential). Based on the Gauss's law, the total charge density ( $|Q_S|$ ) is

$$|Q_s| = |Q_{acc}| + |Q_{dep}| + |Q_{inv}| = -\varepsilon_{si}\xi_{si} = \varepsilon_{si}\int \frac{d^2\psi}{d^2x} \left(\frac{d\psi}{dx}dx\right).$$
(2-12)

Substitute Eq. (2-11) into Eq. (2-12) and arrange the  $|Q_s|$  as

$$|Q_s| = \sqrt{2\varepsilon_{si}k_BTN_B} \left\{ \left( \exp\left(-\frac{q\psi_s}{k_BT}\right) - \left(-\frac{q\psi_s}{k_BT}\right) - 1\right) + \left(\frac{n_i}{N_B}\right)^2 \left( \exp\left(\frac{q\psi_s}{k_BT}\right) - \left(\frac{q\psi_s}{k_BT}\right) - 1\right) \right\}^{1/2}.$$
 (2-13)

In substhreshold operation, we only consider the inversion charge density  $(Q_{inv})$  in channel region, and the last significant terms of Eq. (2-13) could be re-written as

$$Q_{inv} = \sqrt{\frac{\varepsilon_{Si}qN_B}{2\psi_S}} \frac{k_B T}{q} \left(\frac{n_i}{N_B}\right)^2 \exp\left(\frac{q(\psi_S - V)}{k_B T}\right)^2$$
(2-14)

, where the  $(\psi_s - V)$  term is considered as the influence of drain voltage on active channel. Substituting  $Q_{inv}$  of Eq. (2-14) into Eq. (2-3), and carrying out the integration, the drain current in the subthreshold region  $(I_{DS,SUB})$  could be presented by

$$I_{DS,SUB} = \mu_{FE} \frac{W}{L} \int_{0}^{V_{DS}} \left| Q_{inv} \right| dV = \mu_{FE} C_{ins} \frac{W}{L} \sqrt{\frac{q \varepsilon_{Si} N_B}{2 \psi_S}} \left( \frac{k_B T}{q} \right)^2 \left( \frac{n_i}{N_B} \right)^2 \exp\left( \frac{q \psi_S}{k_B T} \right).$$
(2-15)

### 2.7-3 Drain Current Equations of Organic Thin-Film Transistors

Most organic thin-film transistors operate in the accumulation region, where the gate voltage is polarized positively (negatively) versus the n-type (p-type) substrate. Because organic thin-film transistor operates in accumulation region, we only take account in the

accumulation charges density  $(Q_{acc})$  and the free carrier density  $(Q_0)$  in organic channel layer, where

$$|Q_0| = q n_0 d_s$$
 and  $|Q_s| = C_{ins} \left[ V_{GS} - V_{fb} - V(y) \right] \sim |Q_{acc}|.$  (2-16)

In Eq. (2-16),  $n_0$  is the density of free carriers at equilibrium,  $d_s$  is the thickness of the semiconductor,  $C_{ins}$  is the gate capacitance density,  $V_{fb}$  is the flat band voltage, and V(y) is accounted as the drain influence. Because the organic thin-film transistor works in accumulation mode,  $Q_s(y)$  and  $Q_0$ , the total charges in channel, have identical sign neglecting the ohmic drop in channel. Hence, the drain current in linear region (in  $V_{DS} < V_{GS}$ ) could be obtained from gradual channel approximation (GCA) model

$$dV = I_{DS,lin} dR = I_{DS,lin} \frac{dy}{W \mu_{EF,lin} | Q_S(y) + Q_0|}.$$
(2-17)

Substituting Eq. (2-16) and Eq. (2-17) into Eq. (2-3), we can obtain

$$I_{DS,lin} = \mu_{FE,lin} \frac{W}{L} C_{ins} \left[ \left( V_{GS} - V_{TH,lin} \right) V_{DS} - \frac{V_{DS}^2}{2} \right]$$
(2-18)

, where  $V_{TH,lin}$  is the threshold voltage in linear region and could be written as

$$V_{TH,lin} = V_{fb} + \frac{qn_0 d_s}{C_{ins}}.$$
 (2-19)

However, when  $V_{DS} > V_{GS}$ , the accumulation layer near drain changes to a depletion layer, as shown in Fig. 2-19 [95]. In depletion region, there is no free carrier at semiconductor/insulator interface. Thus, the integrating term of free carriers  $Q_0$  in Eq. (2-16) should be modified as

$$\left|Q_{0}\right| = qn_{0}\left[d_{s} - W(y)\right] \tag{2-20}$$

, where W(y) is the depletion width near the drain region. And, the depletion width could be solved by the voltage drop equation as

$$V_{GS} - V_{fb} - V(y) = V_{OX} + V_{Semi} = \frac{qN_BW(y)}{C_{ins}} + \frac{qN_BW^2(y)}{2\varepsilon_{Semi}} \sim V_{GS} - V(y)$$
(2-21)

, where  $N_B$  is the dopant concentration and  $\varepsilon_{Semi}$  is the dielectric constant of the organic semiconductor. Then, the depletion width near drain W(y) could be solved as

$$W(y) = \frac{\varepsilon_{Semi}}{C_{ins}} \left[ \sqrt{1 + \frac{2C_{ins}^2 \left[ V_{GS} - V(y) \right]}{qN_B}} - 1 \right].$$
(2-22)

Hence, substituting Eq. (2-22) and Eq. (2-20) into Eq. (2-3), and the drain current in saturation region ( $V_{DS} > V_{GS}$ ) could be expressed as

$$I_{DS,sat} = \mu_{FE,sat} \frac{W}{L} C_{ins} \int_{0}^{V_{GS}} \left[ V_{GS} - V_{TH,sat} - V \right] dV + \mu_{FE,sat} \frac{W}{L} q n_{0} \int_{0}^{V_{isat}} \left[ d_{s} - W(y) \right] dV$$

$$= \mu_{FE,sat} \frac{W}{L} C_{ins} \int_{0}^{V_{GS}} \left[ V_{GS} - V_{TH,sat} - V \right] dV$$

$$+ \mu_{FE,sat} \frac{W}{L} \frac{q^{2} n_{0} N_{B}}{\varepsilon_{Semi}} \int_{0}^{d_{s}} \left( d_{s} - W \right) \left( W + \frac{\varepsilon_{Semi}}{C_{ins}} \right) dW$$

$$= \mu_{FE,sat} \frac{W}{L} \left[ C_{ins} \left( \frac{V_{GS}^{2}}{2} - V_{GS} V_{TH,sat} \right) + \frac{q^{2} n_{0} N_{B}}{\varepsilon_{Semi}} \frac{d_{s}^{3}}{6} \left( 1 + 3 \frac{C_{Semi}}{C_{ins}} \right) \right]. \quad (2-23)$$

Because the organic thin-film transistor has a thin semiconductor layer,  $C_{Semi} >> C_{ins}$ , where  $C_{Semi}$  is the depletion capacitance density of  $\frac{\mathcal{E}_{Semi}}{d_s}$ . Assuming  $N_B = n_0$  yields  $\frac{qN_Bd_s}{C_{ins}} = V_{TH,sat}$ , and the Eq. (2-23) could be made as

$$I_{DS,sat} = \frac{1}{2} \mu_{FE,sat} \frac{W}{L} C_{ins} \left( V_{GS}^{2} - 2V_{GS} V_{TH,sat} + V_{TH,sat} \frac{q N_{B} d_{s}}{C_{i}} \right)$$
$$= \frac{1}{2} \mu_{FE,sat} \frac{W}{L} C_{ins} \left( V_{GS} - V_{TH,sat} \right)^{2}.$$
(2-24)

This formula is the saturation drain current of the organic thin-film transistor.



Fig. 2-1. Cross-sectional view of a unit pixel in active-matrix liquid crystal display (AMLCD)



Fig. 2-2. The equivalent circuitry for the addressing matrix of an AMLCD [27].



Fig. 2-3. Schematic diagram of Weimer's CdS TFT with top-gate staggered structure [28].



Fig. 2-4. Schematic diagram of LeComber's amorphous silicon (α-Si) TFT structure and its transfer characteristics [30].



Fig. 2-5. Schematic cross section of an  $\alpha$ -Si TFT with the "etch-stopper" layer and the in-situ tri-layer [32].



Fig. 2-6. Schematic cross section of a top-gate low-temperature polysilicon TFT with a storage capacitor [34].



Fig. 2-7. Schematic of the geometries frequently used in organic thin-film transistors with (a) inverted-staggered structure, and (b) inverted-coplanar structure [44].



Fig. 2-8. The output characteristic and the transfer characteristic of the pentacene-based organic thin-film transistor with a high saturation mobility of 0.62 cm<sup>2</sup>/V-s [46].



Fig. 2-9. The energy levels of oligo-thiophenes and poly-thiophenes as a function of the number of conjugated units [48].



Fig. 2-10. Commonly used high-performance organic and polymer semiconductor materials [21].



Fig. 2-11. Schematic of the re-crystallization mechanism for solid phase growth of amorphous



Fig. 2-12. TEM micrographs for amorphous silicon ( $\alpha$ -Si) film as a function of annealing time, such as as-deposited, 1HR, 2HR, and 24HR [53].



Fig. 2-13. Summarized alternative high-κ gate dielectric materials reported in VLSI Symposium and IEDM from 1999 to 2005.



Fig. 2-14. Energy bandgap versus dielectric constant plots for candidate gate insulators [62], [63].



Fig. 2-15. Energy bandgap versus various lanthanide oxides [67], [68].



Fig. 2-16. Dependence of mobility (μ) on gate electric field (E). (b) Dependence of channel mobility (μ) on charge density (Q<sub>S</sub>). Black or white sample correspond to channel mobility (μ) calculated from gate sweep or drain sweep, respectively. 500 nm SiO<sub>2</sub> with gate sweeps (•); 82 nm BST with drain sweeps (▲); 90 nm BST with gate sweeps (Δ); 122 nm BZT with drain sweeps (■); 128 nm BZT with gate sweeps (□) [25].



Fig. 2-17. Schematic view of a thin-film transistor (TFT) under gate and drain biases [93].



Fig. 2-18. The energy bandgap diagram of the metal-insulator-semiconductor (MIS) structure under gate bias [93].



Fig. 2-19. Schematic view of an organic thin-film transistor (OTFT) working in accumulation region under high drain bias [95].



| SPC TFT                                  | 40  nm     | 22 mm                                              | <b>21 nm</b>  | 50  nm                    | 50  nm                               | 27.7 nm |
|------------------------------------------|------------|----------------------------------------------------|---------------|---------------------------|--------------------------------------|---------|
| with Various                             | TEOS       | ONO                                                | N,O           | Al,O,                     | LaAlO <sub>3</sub>                   | HfO,    |
| Dielectrics                              | [09]       | [82]                                               | [ <b>8</b> 3] | [85]                      | [86]<br>Š                            | [16]    |
| EOT                                      | 40 nm      | ł                                                  | 1             | 20 nm                     | 8.7 nm                               | 7.3 nm  |
| <i>W/L</i> (mm)                          | 50/10      | 40/10                                              | 50/10         | 200/3                     | 100/4                                | 0.1/1   |
| $V_{TH}(\mathbf{V})$                     | 5.14       | 4.75                                               | 4.75          | ÷<br>*                    | 1.2                                  | 0.3 **  |
| $\mu_{FE}({ m cm^2/V}{ m -s})$           | 12.4       | 4.6                                                | 26.8          | 47*                       | 40                                   | 39 **   |
| S.S. (mV/Dec.)                           | 1970       | 642                                                | 410           | 440*                      | 310                                  | 280 **  |
| $I_{\rm ON}/I_{\rm OFF}~(10^6)$          | 0.24       | 0.95                                               | 1.72          | 0.3*                      | 6.3                                  | 9.7 **  |
| * Si <sub>0.85</sub> Ge0 <sub>0.15</sub> | TFT with A | TFT with Al <sub>2</sub> O <sub>3</sub> dielectric | ** NE         | [ <sub>3</sub> plasma pas | ** NH3 plasma passivation for 30 min | 30 min  |

| $(TiO_2)$ , Mn-doped                 | (TiO <sub>2</sub> ), Mn-doped |                                 | ontium titana                            | ate (Mn-BS               | ST), and tital    | barium strontium titanate (Mn-BST), and titanium-silicon oxide (TiSiO). |
|--------------------------------------|-------------------------------|---------------------------------|------------------------------------------|--------------------------|-------------------|-------------------------------------------------------------------------|
|                                      | D<br>(nm)                     | $C_{ins}$ (nF/cm <sup>2</sup> ) | $\mu_{FE,sat}$<br>(cm <sup>2</sup> /V-s) | $I_{\rm ON}/I_{\rm OFF}$ | S.S.<br>(mV/Dec.) | $V_{TH}\left( V ight)$                                                  |
| SiO <sub>2</sub> [25]                | 100                           | 6.9                             | 0.12                                     | 3x10 <sup>5</sup>        | 1785              | $-18 \text{ V} @ V_D = -50 \text{ V}$                                   |
| BZT [25]                             | 122                           | 125                             | 0.38                                     | 3x10 <sup>5</sup>        | 300               | $-2 V @ V_D = -5 V$                                                     |
| $\mathrm{Gd}_{2}\mathrm{O}_{3}$ [87] | 280                           | 125                             | 0.1                                      | 10 <sup>3</sup>          | 300               | $-3.5 \text{ V} @ V_D = -8 \text{ V}$                                   |
| Ta <sub>2</sub> O <sub>5</sub> [88]  | 45                            | 334                             | 0.32                                     | $10^{4}$                 | 500               | $-0.8 \text{ V} @ V_D = -5 \text{ V}$                                   |
| LaAlO <sub>3</sub> [89]              | 330                           | 402                             | 1.4                                      | 107                      | ł                 | $-15$ V @ $V_D = -40$ V                                                 |
| TiO <sub>2</sub> [90]                | 280                           | 676                             | 0.15                                     | 3.5x10 <sup>6</sup>      | 170               | $-0.34 \text{ V} @ V_D = -1 \text{ V}$                                  |
| Mn-BST [91]                          | 200                           | 106                             | 0.32                                     | 4x10 <sup>2</sup>        | 7000              | $-1 \text{ V} @ V_D = -4 \text{ V}$                                     |
| TiSiO [92]                           | 73                            | 125                             | 0.14                                     | 3x10 <sup>6</sup>        | 140               | $-2.9 \text{ V} @ V_D = -10 \text{ V}$                                  |

dielectrics, including silicon oxide (SiO<sub>2</sub>), barium zirconate titanate (BZT), gadolinium oxide . Table 2-2. Comparison on electrical characteristics of pentacene-based organic TFTs with various gate (Gd.O.). tantalum pentoxide (Ta,O.). lanthanum-aluminum oxide (LaAlO<sub>3</sub>), titanium oxide

### **CHAPTER 3**

## **FABRICATION AND CHARACTERIZATION METHODS**

In this chapter, the detail fabrication steps of the low-temperature polysilicon (LTPS) thin-film transistors (TFTs) and the pentacene-based organic thin-film transistors (OTFTs) with high dielectric constant (high- $\kappa$ ) gate insulators are described. The praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) film is used for LTPS TFTs. Besides, for pentacene-based OTFTs, the lanthanum-yttrium oxide (LaYO<sub>X</sub>) film is chosen. The physical analysis techniques as well as the electrical measurement methods used to characterize both LTPS TFTs and OTFTs are also included and presented in this chapter.

# 3.1 FABRICATION OF LOW-TEMPERATURE POLYCRYSTALLINE SILICON PRASEODYMIUM OXIDE THIN-FILM TRANSISTORS WITH VARIOUS NITROGEN DOSAGES

The main fabrication steps of the low-temperature polycrystalline silicon (LTPS) thin-film transistor (TFT) with a praseodymium oxide ( $Pr_2O_3$ ) dielectric were summarized below and shown in Fig. 3-1. In modern liquid crystal display (LCD) industry, the amorphous silicon ( $\alpha$ -Si) TFTs or the LTPS TFTs were fabricated on glass substrate as the switching devices in array cells. In our study, the 500-nm thermal oxide grown on 6-inch silicon wafer by using a horizontal furnace was used to simulate the glass substrate of active matrix liquid crystal display (AMLCD). And then, an undoped  $\alpha$ -Si film with 50-nm thickness was deposited on the 500-nm thermal oxide by using a low-pressure chemical vapor deposition (LPCVD) system in silane (SiH<sub>4</sub>) ambient with a pressure of 350 mtorr at 560 °C. In addition,

before silicon oxidation, chemical vapor deposition (CVD), and high- $\kappa$  deposition in this work, all samples were cleaned by using the traditional RCA process to remove any contamination, native oxide, and atomic scale roughness [96].

To explore the nitrogen effect on the re-crystallization, the nitrogen atoms with various dosages of zero (control sample),  $5 \times 10^{12}$  cm<sup>-2</sup>, and  $5 \times 10^{13}$  cm<sup>-2</sup>, were implanted into the 50-nm  $\alpha$ -Si film with an ion implantation energy of 10 keV, as presented in Fig. 3-1(a). The implantation energy of nitrogen atoms was set by 10 keV with a projected range about 25 nm to induce significant influence overall 50-nm  $\alpha$ -Si film. After nitrogen implantation, the conventional solid-phase crystallization (SPC) annealing was processed at 600 °C for 24 hrs in nitrogen ambient to crystallize  $\alpha$ -Si film into polycrystalline silicon (poly-Si) film. Such as traditional SPC annealing with the maximum process temperature limited at 600 °C was widely used to recrystallize amorphous silicon ( $\alpha$ -Si) film due to its low-production cost and good grain-size uniformity.

Subsequently, the active regions of LTPS TFTs were lithographically patterned and then etched by using a transformer-coupled-plasma (TCP) dry etcher with a chlorine-based gas. The edge of the active region must be formed an inclined and trapezoid shape because the latter high- $\kappa$  gate insulator was deposited by using a physical vapor deposition (PVD) method, for its consideration to poor step coverage. Therefore, the exposure dosage and the focus offset should be fine trimmed to exposure the photoresist pattern in a trapezoid shape, and afterward the edge of the active region could become in a trapezoid shape during an anisotropic dry etching process. After removing residue photoresist and performing RCA cleaning process on the poly-Si film, the high- $\kappa$  praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) was deposited as the gate insulator by using an electron-beam evaporation system. The working pressure and the deposition rate were controlled within 5 × 10<sup>-5</sup> torr and 0.05 nm/sec, respectively. In order to improve the quality of gate insulator, the praseodymium oxide as the gate dielectric was subjected to a rapid thermal annealing (RTA) process at 600 °C for 1 minute in oxygen

ambient, as shown in Fig. 3-1(b).

After the gate dielectric formation, a 200-nm tantalum nitride (TaN) film was deposited in  $N_2/(Ar+N_2) = 5$  % ambient at 600 mtorr with a DC power of 500 watt by using a reactive sputter system. Such refractory TaN metal with a resistance to acid-and-oxidation was applicable to gate electrode of thin-film transistor. Next, the TaN metal gate with a thickness of 200 nm was also defined by using a transformer-coupled-plasma (TCP) etcher with a chlorine-based gas, and it could be completely etched within 1 minute. However, the etching rates of the praseodymium oxide layer and I-line photoresist were approximate 0.1 nm/sec and 3 nm/sec, respectively, so that the I-line photoresist with 800-nm thickness could not protect the TaN metal gate if the 42-nm  $Pr_2O_3$  dielectric was completely removed. Therefore, such dry etching process was capable of stopping on the praseodymium oxide layer while the TaN gate was completely removed, and we took account of the other etching process to remove this  $Pr_2O_3$  dielectric for the following interconnection.

As displayed in Fig. 3-1(c), phosphorus atoms were self-aligned implanted through the praseodymium oxide layer into the 50-nm poly-Si film with the dosage and the energy of  $5 \times 10^{15}$  cm<sup>-2</sup> and 90 keV, respectively, to form the source and drain regions of LTPS TFTs. And then, the phosphorus dopants in source and drain regions were activated by using a rapid thermal annealing (RTA) process at 600 °C for 1 minute in nitrogen ambient. Afterwards, the 300-nm tetraethoxylsilane (TEOS) oxide film used as an inter-layer dielectric (ILD) layer was deposited by using a plasma-enhanced chemical vapor deposition (PECVD) system at 300 °C. Because the praseodymium oxide could not be effectively etched by using a dry etching process, the contact holes were opened by a two-step contact etching process for interconnection, as illustrated in Fig. 3-1(d). Firstly, the 300-nm ILD passivation layer on the source and drain regions was removed by using a wet etching process with a buffered oxide etch (BOE) solution or a dry etching process with a fluorine-based gas. Secondly, the mixed solution of H<sub>3</sub>PO<sub>4</sub>: HNO<sub>3</sub>: CH<sub>3</sub>COOH: H<sub>2</sub>O = 50: 2: 10: 9 heated to 60 °C was used to

dissolve the praseodymium oxide film with a high etching selectivity to the ILD passivation layer, the TaN gate metal, and the source and drain regions of poly-Si film. Consequently, the praseodymium oxide film could be completely removed by an over etching. In fact, in this wet etching procedure, the lanthanide-series metal oxides, such as terbium oxide ( $Tb_2O_3$ ) or dysprosium oxide ( $Dy_2O_3$ ), could be removed by this mixed solution with a stable etching rate of 0.4 ~ 0.5 nm/sec, except for lanthanum oxide ( $La_2O_3$ ). The etching rate of the lanthanum oxide by using this mixed solution was so quick (larger than 200 nm/sec) that the gate dielectric of the  $La_2O_3$  film would be etched over through the channel region of the transistor device. Accordingly, this mixed solution should be diluted or changed with the other recipes for etching  $La_2O_3$  film.

After the contact holes were opened by this two-step wet etching process, the 500-nm aluminum (AI) film was deposited at 600 mtorr with a DC power of 1500 watt by using a reactive sputter system. Finally, the aluminum pads were lithographically patterned, and subsequently etched by using a TCP metal etcher, and then the nitrogenous poly-Si TFTs with the ( $Pr_2O_3$ ) gate dielectric were accomplished, as indicated in Fig. 3-1(e). For comparison, the control  $Pr_2O_3$  poly-Si TFT without nitrogen implantation ( $D_N = 0$ ) was also prepared by the same process flow. In addition, note that all  $Pr_2O_3$  poly-Si TFTs had no extra plasma treatment to passivate the trap states in active channel [7], [8] in this work. In order to verify the electrical properties of the praseodymium oxide ( $Pr_2O_3$ ) film, the  $Pr_2O_3$  metal-insulator-silicon (MIS) capacitors were also fabricated together with the same LTPS TFTs process, including the deposition and the annealing of the high- $\kappa$  dielectric. For the  $Pr_2O_3$  MIS capacitor fabrication, a shadow mask was used to define the top TaN electrode in a circle pattern with a radius of 220 µm. The bottom aluminum electrode was also deposited after the native oxide on the backside substrate was wiped out by using a buffered oxide etching (BOE) solution.

# 3.2 FABRICATION OF PENTACENE-BASED ORGANIC THIN-FILM TRANSISTORS WITH LANTHANUM-YTTRIUM OXIDE

Figs. 3-2(a) and 3-2(b) showed the schematic top view and its cross section along the AA' line of the fabricated bottom-gate-top-contact pentacene-based organic thin-film transistor (OTFT) with the gate insulator of high- $\kappa$  lanthanum-yttrium oxide (LaYO<sub>X</sub>), respectively. In this OTFT work, all pattern regions were defined by the shadow masks, and the process steps corresponding to their shadow masks were shown in Fig. 3-3. In Fig. 3-3(a), the 500-nm thermal oxide was grown on a 4-inch silicon wafer as a buffer layer to simulate a glass substrate or a flexible substrate where OTFT devices were fabricated. And then, the tantalum nitride (TaN) with a 50-nm thickness was deposited on the oxide/silicon substrate as the bottom-gate electrode, through the shadow mask 1, by using a reactive sputtering system. Here, the sputter condition was the same as that on the metal gate process of LTPS TFT. Following, the bottom TaN electrode was treated with ammonia (NH<sub>3</sub>) plasma at 200 mtorr with a RF power of 100 watts for 10 minutes. Because the following high- $\kappa$  dielectric was directly deposited on the bottom TaN electrode, its surface characteristics could be improved to inhibit oxidation and to reduce leakage current by such ammonia (NH<sub>3</sub>) plasma treatment [97], [98].

After the gate electrode formation, the shadow mask 2 was aligned to the TaN pattern on substrate, as shown in Fig. 3-3(b), and it defined the region where the gate insulator should be deposited. Therefore, no high- $\kappa$  dielectric film was deposited on the bottom gate pad, and the extra etching step was unnecessary to open contact for interconnection. The 30-nm lanthanum-yttrium oxide (LaYO<sub>X</sub>) thin film was deposited as a gate insulator by using an electron-beam evaporation method. The working pressure and the deposition rate were controlled within 5 × 10<sup>-5</sup> torr and 0.06 nm/sec, respectively. Subsequently, the gate insulator

of lanthanum-yttrium oxide was annealed at 300 °C in oxygen ambient for 30 minutes to improve its film quality.

Next, the pentacene provided from Aldrich Chemical Company without purification (nearly 98 % purity) was deposited on the gate insulator through the shadow mask 3 by using a thermal evaporation method, as shown in Fig. 3-3(c). It was well known that the deposition pressure, the deposition rate, and the deposition temperature were three critical parameters to the quality of organic pentacene film [99]-[101]. The substrate was heated to 70 °C during the pentacene deposition at a pressure around  $3 \times 10^{-6}$  torr. The thickness of the deposited pentacene film was about 50 nm with a deposition rate of 0.05 nm/sec, monitored by a quartz crystal oscillator. Such deposition condition could significantly decrease the thermal dislocation of pentacene molecules. Moreover, no organic/insulator interface modification [22]-[24] was executed on the insulator surface of the bottom-gate OTFT in this work.

In order to form the ohmic contact, the aurum (Au) metal with a high work function about 5.1 eV, near to the valance band of pentacene crystals, was commonly chosen for the top source/drain electrodes of p-type OTFT device to provide a better injection junction [19], [20]. The top source/drain electrodes were also deposited on the pentacene layer by using a thermal evaporation method, and they were defined by the shadow mask 4, as shown in Fig. 3-3(d). The evaporation pressure and the deposition rate of aurum were  $3 \times 10^{-6}$  torr and 0.05 ~ 0.1 nm/sec, respectively. The channel width (*W*) and the channel length (*L*) of the pentacene-based OTFT devices defined by the width and the spacing of the top source/drain electrodes were 1000 µm and 120 µm, respectively. Besides, the Au/LaYO<sub>X</sub>/TaN metal-insulator-metal (MIM) capacitors were in-situ fabricated with the pentacene-based OTFT device to verify the high- $\kappa$  LaYOx dielectric properties, as shown in Fig. 3-4. The capacitor area was 200 × 200 µm<sup>2</sup> defined by the top Au electrode, and the bottom TaN electrodes of the OTFT and the MIM capacitor shared together.

## 3.3 THERMAL EVAPORATION AND ELECTRON-BEAM EVAPORATION

There are two physical vapor deposition (PVD) ways to deposit the high- $\kappa$  dielectrics, including evaporation and sputtering methods [102], [103]. Although the sputtering method is a normal processing in industry, the targets of high- $\kappa$  dielectric and precious materials used in sputter system are too expensive for the consideration to our budget and flexible research. Therefore, we choose the evaporation method to use cheaper granule sources for depositing our high- $\kappa$  dielectrics, the pentacene channel film, and the precious metal aurum (Au) in this experiment. The evaporation method is that the granule source in tungsten crucible or boat is heated to its melting point to evaporation and then its evaporating molecules would diffuse onto the deposited substrate in a vacuum chamber, as shown in Fig. 3-5(a). The chamber during evaporation procedure must be controlled at a high vacuum pressure (about  $10^{-3} \sim 10^{-7}$  torr) to create a long mean free path neglecting the collision among evaporating molecules. The fine uniformity and quality of the deposition film could be obtained because the scattering of the evaporating molecules is small in a high vacuum condition. There are two evaporation systems in our laboratory, the thermal evaporation system and the electron-beam evaporation system, as shown in Figs. 3-5(a) and 3-5(b), respectively.

The thermal evaporation system directly applies a low voltage with a high current on the tungsten boat, and it heats the evaporated source in a vacuum condition to achieve the deposition process. However, the thermal evaporation method could not effectively control its evaporation rate due to the nonuniform heating of the evaporated source in the tungsten boat with a large heating area. Besides, the thermal evaporation method could not apply for lots of materials with high melting points, either. Consequently, the pentacene and the precious metal aurum Au with low melting points of 300 °C and 1064 °C, respectively [104] so that the

thermal evaporation system is suitable for their thin-film deposition. By the way, the holder where is put the deposited substrates is heated to 70 °C for decreasing the thermal dislocation of the pentacene thin-film during depositing [101].

On the other hand, the high- $\kappa$  dielectrics, the praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) and the lanthanum-yttrium oxide (LaYO<sub>X</sub>), are deposited by using an electron-beam evaporation system. The electron-beam evaporation system, as shown in Fig. 3-5(b), is using an electron beam with a high energy to evaporate the granule source onto the deposited substrate. Such electron beam emitting from an electron gun in a high vacuum condition could be controlled by the magnetic force to focus it on a small area of the granule source. When a high-energy electron-beam bombards the granule source in the tungsten crucible, its kinetics energy could be translated to the heat energy on a small area, and then be used to melt the granule source to evaporation. Therefore, the electron-beam evaporation method could be applied for the material with a high melting point, and it could well control the deposition rate and the thickness of the deposition film.

In fact, all metal oxides in lambanides system have hygroscopicity, especially on lanthanum oxide (La<sub>2</sub>O<sub>3</sub>) [105], [106]. Thus, we preserve these granules, the evaporation materials of lanthanum-yttrium oxide and praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>), in a vacuum chamber with a pressure around  $10^{-2}$  torr in normal time. In the beginning of the Pr<sub>2</sub>O<sub>3</sub> evaporation process, the low electron emission current must be sustained in a period of time to eliminate the hydroxide on the granules surface of praseodymium oxide. Because much dust (not pure Pr<sub>2</sub>O<sub>3</sub> molecules) would be easily evaporated and taken away by a cryopump, the pressure abruptly increases near to  $10^{-4}$  torr in this pre-evaporation condition. The pressure sensor is set close to the beginning of vacuum path. Therefore, the better time to open shutter is when the working pressure comes back to a stable condition below  $5 \times 10^{-5}$  torr. The electron-beam current in this work is set 20 mA with a deposition rate of 0.05 nm/s monitored by a quartz crystal oscillator. On the other hand, although the lanthanum-yttrium oxide (LaYO<sub>X</sub>) has a

good resistance to moisture [106], we also follow this procedure to obtain a good quality of deposition dielectric. Finally, for the consideration to poor step coverage, the thickness of the gate insulators deposited by using an electron-beam evaporation method is designed closely to that of the poly-Si channel film or the bottom TaN metal gate to avoid the edge leakage.

### 3.4 DEVICE MEASUREMENT AND PARAMETER EXTRACTION

An automatic measurement system combined a personal computer (PC), Agilent-4156 semiconductor parameter analyzer, Agilent-4285 precision LCR meter, Agilent E5250A low leakage switch mainframe, and a probe station is used to measure I-V and C-V characteristics of fabricated capacitors and thin-film transistors. The metal-insulator-silicon (MIS) and metal-insulator-metal (MIM) capacitors are fabricated to measure their leakage current, dielectric constant values, and breakdown properties. The electrical parameters of thin-film transistors, for examples on the threshold voltage ( $V_{TH}$ ), the field-effect mobility ( $\mu_{FE}$ ), and the subthreshold swing (*S.S.*), are also extracted to estimate the benefits of integrating high- $\kappa$  dielectric or nitrogen incorporation.

According to the TFT theory derived in the chapter 2, the drain current in linear regime  $(I_{DS lin})$  could be approximated as the following equation

$$I_{DS,lin} = \mu_{FE,lin} C_{ins} \frac{W}{L} \left[ \left( V_{GS} - V_{TH,lin} \right) V_{DS} - \frac{1}{2} V_{DS}^{2} \right]$$
(2-9)

, where  $C_{ins}$  is the gate capacitance density of the insulator layer, W is the channel width, L is the channel length,  $V_{GS}$  is the gate-source voltage, and  $V_{DS}$  is the drain-source voltage. In the linear regime,  $V_{DS} < V_{GS} - V_{TH,lin}$ , and the drain current ( $I_{DS,lin}$ ) could be described as

$$I_{DS,lin} = \mu_{FE,lin} C_{ins} \frac{W}{L} \left( V_{GS} - V_{TH,lin} \right) V_{DS}$$
(3-1)

Thus, the transconductance  $(G_m)$  in the linear regime is given by

$$G_m = \frac{\partial I_{DS,lin}}{\partial V_{GS}} = \mu_{FE,lin} C_{ins} \frac{W}{L} V_{DS}$$
(3-2)

Therefore, the field-effect mobility in the linear regime ( $\mu_{FE,lin}$ ) could be obtained as

$$\mu_{FE,lin} = \frac{L}{W} \frac{1}{C_{ins}} \frac{1}{V_{DS}} G_m \Big|_{V_{DS} \sim 0.1V}$$
(3-3)

, where the drain-source voltage ( $V_{DS}$ ) is usually set at 0.1 V. Because the inversion carriers in the active channel layer could be easily drained out with enough high carrier mobility at low drain bias, we calculate the field-effect mobility in the linear regime ( $\mu_{FE,lin}$ ) for low-temperature polycrystalline silicon (LTPS) TFT device. The transfer curve of LTPS TFT device, drain current ( $I_{DS,lin}$ ) versus gate-source voltage ( $V_{GS}$ ), is measured at  $V_{DS} = 0.1$  V, and then  $\mu_{FE,lin}$  could be obtained by using Eq. (3-3).

For extraction convenience, the threshold voltage ( $V_{TH}$ ) is defined as the gate voltage required a normalized drain current of  $I_{DS,N} = (W/L) \times 100$  nA at  $V_{DS} = 0.1$  V. The ON/OFF current ratio ( $I_{ON, max}/I_{OFF, min}$ ) and the subthreshold swing (S.S.) present the switching and the gate-controlled capabilities of TFT device, respectively. In this work, the ON/OFF current ratio of LTPS TFT device is defined as that ratio of the maximum on-state current to the minimum off-state current at  $V_{DS} = 1$  V. The subthreshold swing is measured at the inverse of the maximum slope in the plot of drain current (in denary logarithm) versus gate-source voltage ( $V_{GS}$ ). All device parameters extracted from the transfer characteristic plot are displayed in Fig. 3-6 and their detail derivations are shown below.

By integrating the depletion charges  $(Q_{dep})$  in active channel with the charge-sheet approximation [94] in chapter 2, the subthreshold current  $(I_{DS,SUB})$  in the subthreshold region (at a small  $V_{DS} \sim 0.1$  V) could be derived as the following equation

$$I_{DS,SUB} = \mu_{FE} C_{ins} \frac{W}{L} \sqrt{\frac{q\varepsilon_{si}N_B}{2\psi_s}} \left(\frac{k_B T}{q}\right)^2 \left(\frac{n_i}{N_B}\right)^2 \exp\left(\frac{q\psi_s}{k_B T}\right)$$
(2-15)

, where the surface potential  $\psi_s$  could be expressed in terms of  $V_{GS}$ 

$$V_{GS} = V_{fb} + \psi_S + \frac{\sqrt{2\varepsilon_{Si}qN_B\psi_S}}{C_{ins}}.$$
(3-4)

Considering  $\psi_s \sim 2\psi_B$  in the subthreshold region, the Eq. (3-4) could be expand to the square-root term around  $2\psi_B$  as

$$V_{GS} = V_{fb} + 2\psi_B + \frac{\sqrt{4\varepsilon_{Si}qN_B\psi_B}}{C_{ins}} + \left(1 + \frac{\sqrt{\varepsilon_{Si}qN_B/4\psi_S}}{C_{ins}}\right)(\psi_S - 2\psi_B) = V_{TH} + m(\psi_S - 2\psi_B) \quad (3-5)$$

, where the body-effect coefficient m is

$$m = 1 + \frac{\sqrt{\varepsilon_{Si}qN_B / 4\psi_S}}{C_{ins}} = 1 + \frac{C_{dep}}{C_{ins}}$$
(3-6)

and  $C_{dep}$  is the depletion capacitance density. Substituting Eq. (3-6) into Eq. (2-15) yields the subthreshold current as a function of  $V_{GS}$ 

$$I_{DS,SUB} = \mu_{FE} C_{ins} \frac{W}{L} (m-1) \left(\frac{k_B T}{q}\right)^2 \exp\left(\frac{q (V_{GS} - V_{TH}) \psi_S}{m k_B T}\right).$$
(3-7)

Consequently, the subthreshold swing (S.S.) could be presented as the following equation

$$S.S. = \left[\frac{d \log_{10} I_{DS,SUB}}{dV_{GS}}\right]^{-1} = 2.3 \frac{mk_B T}{q} = 2.3 \frac{k_B T}{q} \left(1 + \frac{C_{dep}}{C_{ins}}\right).$$
(3-8)

Consider the effective interface trap-state densities  $N_{it} = qC_{it}$  and substituting it into Eq. (3-8), the subthreshold swing (*S.S.*) neglected the depletion charges ( $Q_{dep} = q \times C_{dep}$ ) could be rewritten as

$$S.S. = \left[\frac{d \log_{10} I_{DS,SUB}}{dV_{GS}}\right]^{-1} = 2.3 \frac{k_B T}{q} \left(1 + \frac{C_{dep} + C_{it}}{C_{ins}}\right) \sim 2.3 \frac{k_B T}{q} \left(1 + \frac{q N_{it}}{C_{ins}}\right).$$
(3-9)

Therefore, the maximum interface states density ( $N_{SS,max}$ ) presents the interface quality between the gate dielectric and the active channel layer of TFT device could be calculated from the *S.S.* without the depletion capacitance as

$$N_{SS,\max} = \left[\frac{S.S.}{2.3} \left(\frac{q}{k_B T}\right) - 1\right] \left(\frac{C_{OX}}{q}\right).$$
(3-10)

In pentacene-based organic TFT device case, because its inversion carriers in the active channel could not be easily drained out the device with a low carrier mobility at a low drain bias, its parameters are usually extracted in the saturation regime  $(V_{DS} > V_{GS} - V_{TH})$  as

$$I_{DS,sat} = \frac{1}{2} \mu_{FE,sat} C_{ins} \frac{W}{L} \left( V_{GS} - V_{TH,sat} \right)^2.$$
(2-24)

The Eq. (2-24) could be transposed by  $V_{GS}$  as

$$V_{GS} = V_{TH,sat} + \sqrt{2I_{DS,sat}} \sqrt{\frac{L}{\mu_{FE,sat}C_{ins}W}}.$$
(3-11)

Hence, the threshold voltage ( $V_{TH,sat}$ ) could be determined from the maximum slope in the square-root plot ( $I_{DS}^{1/2}-V_{GS}$ ) of the transfer characteristic, and we fit a straight line to the  $I_{DS}^{1/2}-V_{GS}$  curve at the point extrapolated to  $I_{DS} = 0$ . Following, substitute the obtained  $V_{TH}$  from Eq. (3-11) back into Eq. (2-24), and then the field-effect mobility in the saturation regime ( $\mu_{FE,sat}$ ) of the organic TFT device could be obtained as

$$\mu_{FE,sat} = 2I_{DS,sat} \frac{L}{C_{ins}W} \frac{1}{\left(V_{GS} - V_{TH,sat}\right)^2} \,. \tag{3-12}$$

Strictly speaking, the Eq. (3-12) is valid only when the saturation mobility is constant. In fact,  $\mu_{FE,sat}$  is dependent on the gate-source bias ( $V_{GS}$ ). The Eq. 3-12 is only used to estimate an approximate value for the field-effect mobility calculation on organic TFT devices.

### 3.5 MATERIAL ANALYSIS

The X-ray diffraction (XRD) experiments (RU-H3R, Rigaku, Japan) are performed by using a Dmmax-B diffractometer with a 0.02-degree beam divergence at 30 keV and 30 mA with Cu-Kα radiation. The X-ray diffraction is a powerful non-destructive technique for characterizing crystalline materials. It provides information on structures, phases, preferred crystal orientations (textures), and other structural parameters, such as average grain size, crystallinity, strain, and crystal defects. The peaks of X-ray diffraction are produced by the constructive interference of the monochromatic beam scattered from each set of lattice planes at specific angles. The intensity of every peak is determined by the atomic decoration within the lattice planes. Consequently, the X-ray diffraction pattern is the fingerprint of the periodic atomic arrangements in a given material. In this work, we use this XRD system to analyze the crystallinity of the pentacene film deposited on gate insulator.

The cross section of the fabricated samples could be observed by using a transmission electron microscope (TEM). The principle of TEM is similar to that of optical microscope. In TEM, observation is made in an ultra high vacuum condition, where an electron beam is focused onto the sample by using electromagnetic lenses. Because the wavelength of the electron beam is less than that of visible spectra, the resolution of TEM is higher than that of the conventional optical microscope. In this work, the deposited high- $\kappa$  dielectric is prepared by using a focus ion beam (FIB) system with the model Nova 200 of FEI Company, and then it is transferred to JEOL JME-3000F TEM system for observing its thickness.

The Auger electron spectroscopy (AES) (Microlab 350, Thermal VG Scientific Company, England) is used to analyze the composition of our deposited high- $\kappa$  dielectrics, praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) and lanthanum-yttrium oxide (LaYO<sub>X</sub>). The X-ray photoelectron spectroscopy (XPS), also known as the electron spectroscopy for chemical analysis (ESCA), is a quantitative spectroscopic technique to measure elemental composition, empirical formula, chemical state, and electronic state of elements existed within a material. Samples would irradiate with X-ray, and their emitted photoelectrons with kinetic energy (KE) are detected. The measured kinetic energy (KE) is given by

$$KE = hv - BE - \phi_s \tag{3-13}$$

, where hv is the photon energy, BE is the binding energy of the atomic orbital where electron generates, and  $\phi_s$  is the spectrometer work function. The binding energy is the minimum energy to break the chemical bond inherent in each bond of the measured molecule. Thus, the binding states could be identified by the positions of the binding energies where the peaks appear. In the case that the peak position is different from the expected positions, the chemical bond states are discussed the amount of shifting to the higher or the lower energy side.

Atomic force microscopy (AFM) (Dimension 5000, Veeco, USA) is used to study the surface morphology with a molecular or atomic resolution. The principle could be described as the force acting on the scanning tip via detecting the deflection of the moving cantilever. The interaction force between the scanning tip and the sample surface is the essential parameter to determine AFM scanning mode. By decreasing the gap between the scanning tip and the sample surface, the interaction force can change from attractive force to repulsive force. With further reducing the gap, the repulsive force can dramatically increase due to the Pauli exclusion principle and become the dominant interaction. With varying the interaction force, the cantilever deflects in different ways to bend upward, downward, or twisted. In this study, we use the tapping mode to explore the surface morphology of the pentacene film on gate insulator.



(a) Thermal oxidation,  $\alpha$ -Si deposition, nitrogen implantation, and SPC annealing.



(c) TaN gate deposition and patterning, and then self-align implantation and activation.



(d) ILD deposition and contact hole opening.



(e) Al deposition and patterning.

Fig. 3-1. The main process steps of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT with nitrogen-implanted poly-Si film.



(b)

Fig. 3-2. (a) The top view of the fabricated pentacene-based organic thin-film transistor (OTFT). (b) The cross-sectional structure of the pentacene OTFT with high- $\kappa$  LaYO<sub>X</sub> gate insulator along AA' dashed line in (a).



(a) Shadow mask 1 for TaN gate deposition.



(b) Shadow mask 2 with the TaN pattern alignment for high- $\kappa$  LaYO<sub>X</sub> deposition.



(c) Shadow mask 3 with the TaN pattern alignment for pentacene deposition.



(d) Shadow mask 4 with the TaN pattern alignment for Au electrode deposition.

Fig. 3-3. The schematic view of the shadow masks corresponding to their process for pentacene-based OTFT fabrication.



Fig. 3-4. The schematic view of the Au/LaYO<sub>X</sub>/TaN metal-insulator-metal (MIM) capacitors in-situ fabricated with OTFT device.



Fig. 3-5. The schematic views of (a) the thermal evaporation system, and (b) the electron-beam evaporation system.



Fig. 3-6. The device parameters, including threshold voltage ( $V_{TH}$ ), subthreshold swing (S.S), and ON/OFF current ratio, extracted from the transfer characteristic plot.

### **CHAPTER 4**

### **RESULTS AND DISCUSSION**

This chapter divides into two main categories, which contain the characteristics of the low-temperature polycrystalline silicon (LTPS) praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) thin-film transistors (TFTs) with various nitrogen dosages and those of the organic thin-film transistor (OTFT) with a lanthanum-yttrium oxide (LaYO<sub>x</sub>) gate insulator. The quality of the high- $\kappa$ dielectric films is examined by using the metal-insulator-silicon (MIS) and the metal-insulator-metal (MIM) capacitors, including the measurements of the capacitance-voltage (C-V) curves and the current density-voltage (J-V) curves. The composition of these two high- $\kappa$  gate dielectrics, Pr<sub>2</sub>O<sub>3</sub> film and LaYO<sub>X</sub> film, is presented by using the X-ray photoelectron spectroscopy (XPS) analysis. In terms of the analysis on the electrical parameters, for examples on the threshold voltage  $(V_{TH})$ , the field-effect mobility  $(\mu_{FE})$ , and the subthreshold swing (S.S.), the benefits of integrating high- $\kappa$  dielectrics into these two kinds of thin-film transistors are discussed. Moreover, the effects on various nitrogen dosages in polycrystalline silicon film subjected to conventional solid phase crystallization (SPC) annealing are also investigated by using the hot-carrier stress testing on the LTPS TFTs with the Pr<sub>2</sub>O<sub>3</sub> gate dielectric.

# 4.1 PROPERTIES OF LOW-TEMPERATURE POLYCRYSTALLINE SILICON PRASEODYMIUM OXIDE THIN-FILM TRANSISTORS WITH VARIOUS NITROGEN DOSAGES

#### 4.1-1 Characteristics of Pr<sub>2</sub>O<sub>3</sub> MIS Capacitors

Firstly, the thickness of the deposited  $Pr_2O_3$  gate insulator is determined by the cross-sectional transmission electron microscope (TEM) image of the gate structure of the fabricated LTPS TFT, as shown in the left inset of Fig. 4-1. The thickness of the praseodymium oxide ( $Pr_2O_3$ ) gate dielectric is about 42 nm after a rapid-thermal-annealing (RTA) treatment in oxygen ambient, and the thickness of polycrystalline silicon (poly-Si) channel layer is around 50 nm. The current density of the 42-nm  $Pr_2O_3$  gate dielectric on p-type silicon substrate has a huge increase to 1  $\mu$ A/cm<sup>2</sup> under a negative bias over the electric field of 3 MV/cm. Applying the negative bias on the TaN electrode means the electrons injection from the gate to the substrate. When applying a positive bias, which is minority carriers (electrons) injection from the silicon substrate to top metal, the current density was below 1  $\mu$ A/cm<sup>2</sup> until the breakdown larger than 7 MV/cm.

Fig. 4-1 shows the typical capacitance-voltage (C-V) characteristic of the praseodymium oxide ( $Pr_2O_3$ ) metal-insulator-silicon (MIS) capacitor at 1 MHz from -4 V to 4 V. The accumulation capacitance density ( $C_{acc}$ ) is 432 nF/cm<sup>2</sup> at the applied voltage of  $V_{APP} = -4$  V. According to the TEM image of the 42-nm thickness of the  $Pr_2O_3$  dielectric on the polycrystalline silicon (poly-Si) film, the equivalent-oxide thickness (EOT) and the effective dielectric constant value ( $\kappa$ ) extracted are 8 nm and 25, respectively, from the accumulation capacitance density. Here, the praseodymium silicate formed an interfacial layer between the praseodymium oxide film and the poly-Si film has been included into EOT and  $\kappa$  calculation. By the way, the hysteresis of the C–V curves is about 30 mV after 100-times –4-to-4 V sweeping, and its value could be neglected. The praseodymium oxide seems a good candidate for the gate dielectric application since the  $Pr_2O_3$  MIS capacitor represents a high capacitance density and a low leakage current. Therefore, it could be expected that the poly-Si TFT with the  $Pr_2O_3$  gate dielectric has a well gate controllability resulting in better electrical characteristics, compared to that with conventional plasma TEOS oxide as gate dielectric.

The chemical composition of the  $Pr_2O_3$  gate dielectric film on silicon substrate is determined by an X-ray photoelectron spectroscopy (XPS) analysis. The XPS spectra of Pr 3d and O 1s core level spectral regions are shown in Fig. 4-2. The Pr 3d signals of the  $Pr_2O_3$  film consist of the binding energy splitting of the  $3d_{3/2}$  and the  $3d_{5/2}$  spin-orbit doublets. The main Pr 3d XPS peak is centered at 953.6 eV and its spin-orbit component is also separated at 933.2 eV. The binding energy and the spin-orbit component associated with the present  $Pr_2O_3$ features are in agreement with the XPS reference book [107]. It reveals that the  $Pr_2O_3$  phase formation on silicon substrate is the same as that on in-situ fabricated LTPS TFTs. Besides, the shape of O 1s is also shown in the inset of Fig. 4-2. The XPS peak of O 1s core level spectral at higher binding energy of 530.1 eV could be regarded as the Pr-O bonding. A broad signal existed at the lower binding energy of 533 eV is attributed to the overlap of various components associated with oxide and hydroxide on the surface of  $Pr_2O_3$  film.

#### 4.1-2 Characteristics of Pr<sub>2</sub>O<sub>3</sub> Poly-Si TFTs With Nitrogen Implantation

Fig. 4-3 shows the transfer characteristics ( $I_{DS}-V_{GS}$ ) of the Pr<sub>2</sub>O<sub>3</sub> polycrystalline silicon (poly-Si) TFTs with various nitrogen dosages ( $D_N$ ) of zero (control sample),  $5 \times 10^{12}$  cm<sup>-2</sup>, and  $5 \times 10^{13}$  cm<sup>-2</sup>, measured in linear regime at  $V_{DS} = 0.1$  V. The channel length (L) and the channel width (W) of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT are 10 µm and 5 µm, respectively. When the implanted nitrogen dosage increases to  $5 \times 10^{12}$  cm<sup>-2</sup>, the electrical performances of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT could be improved, including the decrease of the threshold voltage ( $V_{TH}$ ) and the increase of the transconductance ( $G_m$ ), compared to those of the control sample ( $D_N = 0 \text{ cm}^{-2}$ ). The subthreshold swings (*S.S.*) of these Pr<sub>2</sub>O<sub>3</sub> poly-Si TFTs defined by the Eq. (3-8) seem no change with various nitrogen dosages.

As the papers reported on [108]-[110], the interface trap states and the grain boundary trap states dominate the electrical characteristics of poly-Si TFT. The deep trap states in the grain boundaries and in the interface mainly affect on the threshold voltage. Besides, the tail states in the interface states and in the grain boundaries mainly contribute to the degradation of the transconductance. The subthreshold swing mainly depends on the deep interface trap states and on the bulk states in intra-grain defects. These relationships between trap states and device parameters of LTPS TFT are summarized in Table 4-1. Compared with Table 4-1 and Fig. 4-3, such the same subthreshold swings of three TFT devices indicate that their interface trap states at the Pr<sub>2</sub>O<sub>3</sub> gate dielectric/poly-Si channel interface are not changed with various nitrogen dosages. Further, the transconductance and the threshold voltage of three TFT devices are fluctuated with various nitrogen dosages. Therefore, the electrical improvement of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT by incorporating nitrogen could be attributed to the reduction of the grain boundary trap states within the poly-Si film during conventional solid-phase crystallization (SPC) annealing. However, when the nitrogen dosage increases to  $5 \times 10^{13}$  cm<sup>-2</sup>, the electrical characteristics of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT would be degraded with larger threshold voltage and smaller transconductance. The overdose of nitrogen implantation ( $D_N$  =  $5 \times 10^{13}$  cm<sup>-2</sup>) in amorphous silicon ( $\alpha$ -Si) film would obstruct  $\alpha$ -Si film crystallized to poly-Si film, compared to that without nitrogen implantation (control sample). Therefore, the drain current of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT without large-size poly-Si grains is decreased.

Fig. 4-4 compares the transfer characteristics  $(I_{DS}-V_{GS})$  of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFTs with the nitrogen dosages of 0 cm<sup>-2</sup> and 5 × 10<sup>12</sup> cm<sup>-2</sup> under  $V_{DS}$  = 0.1 V and 1 V. The inserted table summarizes the electrical parameters of these two devices. The electrical characteristics of the control Pr<sub>2</sub>O<sub>3</sub> poly-Si TFTs without nitrogen dosage is inferior to those with a nitrogen dosage of 5  $\times$  10<sup>12</sup> cm<sup>-2</sup>. The threshold voltage (V<sub>TH</sub>) and the field-effect mobility ( $\mu_{FE}$ ) could be significantly improved from 2.15 to 1.9 V and from 34 to 47.4 cm<sup>2</sup>/V-s, respectively. In addition, both the subthreshold swings (S.S.) and the ON/OFF current ratios of them are almost the same with the values about 242 mV/dec and over the sixth power of ten, respectively. Besides, the gate-induced drain leakage (GIDL) current [111], [112] at  $V_{DS} = 1$  V and  $V_{GS} = 0$  V also could be suppressed by a half-order magnitude by using the nitrogen implantation with a suitable dosage of  $5 \times 10^{12}$  cm<sup>-2</sup>. As well-known, the GIDL current of poly-Si TFTs is an off-state leakage current which is generated from the field-enhanced emission through the trap states and then resulted in the traps assisted band-to-band tunneling current near the drain junction under a high drain field. Implanting a moderate dosage of nitrogen atoms into the amorphous silicon film could effectively passivate the trap states at grain boundaries during SPC annealing. Therefore, the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT with implanting a moderate nitrogen dosage of  $5 \times 10^{12}$  cm<sup>-2</sup> has less grain boundary trap states in its poly-Si channel than the control sample so that the GIDL current could be reduced, especially under a high drain-voltage operation.

The output characteristics ( $I_{DS}-V_{DS}$ ) of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFTs with nitrogen dosages of zero and 5 × 10<sup>12</sup> cm<sup>-2</sup> are shown in Fig. 4-5. The driving current of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT with a nitrogen dosage of 5 × 10<sup>12</sup> cm<sup>-2</sup> has about 40 % improvement at  $V_{GS}$  = 4 V, compared to that of the control sample. The pervious studies [16], [82]-[86] have been reported that the poly-Si TFT with a high- $\kappa$  gate dielectric exhibited a high gate capacitance density could induce more charge carriers and quickly fill the trap states in poly-Si channel to improve device electrical characteristics due to the well gate controllability. However, in this work, using the nitrogen implantation technique in the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFTs would further passivate these grain boundary trap states in poly-Si channel film and improve the device performance.

The electrical reliability on the Pr2O3 poly-Si TFTs with and without the nitrogen

implantation is investigated in Fig. 4-6. All devices are biased at  $V_{GS} = V_{DS} = 4$  V, under a hot-carrier stress condition. The degradation of the drain current  $(I_{DS})$  is defined as  $\Delta I_{DS}/I_{DS,0}$ , where the  $\Delta I_{DS} = I_{DS,S} - I_{DS,0}$ ,  $I_{DS,0}$  is the initial drain current, and  $I_{DS,S}$  is the drain current for each stress time. The  $I_{DS}$  degradation of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT with a nitrogen dosages ( $D_N$ ) of  $5 \times 10^{12}$  cm<sup>-2</sup> is about 5 % after 1000-s hot-carrier stress, which is superior to that without nitrogen implantation (control sample). The  $I_{DS}$  degradation of the control sample is saturated to -70 % after 200-s hot-carrier stress. It has been reported that the hot-carrier stress easily breaks the weak Si-Si bonds and Si-H bonds (with the bonding energy of 70 kcal/mol [113]) to generate the interface states and the grain boundary trap states in poly-Si film [108], [109]. If the appropriate nitrogen atoms are implanted into  $\alpha$ -Si film during solid phase crystallization (SPC) annealing, the stronger Si-N bonds with a higher bonding energy of 81 kcal/mol [113] would replace the weak Si-Si and Si-H bonds to excellent hot-carrier endurance. It is noted that the  $Pr_2O_3$  poly-Si TFT with a nitrogen dosage of  $5 \times 10^{12}$  cm<sup>-2</sup>, even under a higher stress current (see Fig. 4-3), has a better hot-carrier stress immunity than that without nitrogen implantation. On the other hand, as to the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT with a nitrogen dosage of 5  $\times$  10<sup>13</sup> cm<sup>-2</sup>, its  $I_{ON}$  degradation is saturated at -50 % after 400-s hot-carrier stress, which seems better than that of the control sample  $(D_N = 0 \text{ cm}^{-2})$ . This reason could be attributed to that the overdose of nitrogen implantation would restrict  $\alpha$ -Si film crystallization and result in the inferior electrical characteristics of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT, as shown in Fig. 4-3. The hot-carrier stress degradation on TFT device with a nitrogen dosage of  $5 \times 10^{13}$  cm<sup>-2</sup> is more alleviative than control sample under the same stress bias. In a brief summary, the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT with applicable nitrogen incorporation in poly-Si channel has a better immunity on the hot-carrier stress, compared to the control sample.

Table 4-2 compares all electrical parameters of the SPC poly-Si TFTs with various gate dielectrics, including TEOS oxide [60], aluminum oxide ( $Al_2O_3$ ) [85], lanthanum-aluminum oxide ( $LaAlO_3$ ) [86], and praseodymium oxide ( $Pr_2O_3$ ). The subthreshold swing of the poly-Si

TFTs with high- $\kappa$  dielectrics has a gradual improvement from 1.97 V to 0.24 V, compared to that with the TEOS dielectric [60]. A large gate capacitance density ( $C_{ins}$ ) could induce more inversion charges to minimize the effect on depletion charges and interface charges, as shown in Eq. 3-8.

$$S.S. = \left[\frac{d \log_{10} I_{DS,SUB}}{dV_{GS}}\right]^{-1} = 2.3 \frac{mk_B T}{q} = 2.3 \frac{k_B T}{q} \left(1 + \frac{C_{dep} + C_{it}}{C_{ins}}\right).$$
(3-8)

The body-effect coefficient m could be smaller by large gate capacitance density ( $C_{ins}$ ). The better switching characteristic, corresponding to the good threshold swing, makes the smaller threshold voltage at the same turn-on current condition. Besides, the reason why the poly-Si\_{0.85}Ge\_{0.15} TFT with an Al\_2O\_3 gate dielectric has a higher mobility of 47 cm<sup>2</sup>/V-s is that the poly-Si<sub>0.85</sub>Ge<sub>0.15</sub> film with a narrow energy bandgap easily induces more carrier charges in its channel [85]. However, the narrow energy bandgap also induces a large leakage current so that the ON/OFF current ratio (I<sub>ON</sub>/I<sub>OFF</sub>) of the poly-Si<sub>0.85</sub>Ge<sub>0.15</sub> TFT is not large as the other samples. The control sample  $(D_N = 0 \text{ cm}^{-2})$  in this work has the same characteristics compared to the LaAlO<sub>3</sub> poly-Si TFT, expect the threshold voltage. In ref. [86], the authors integrate the aluminum metal gate with a low work function value into their LaAlO<sub>3</sub> poly-Si TFT, but the aluminum (Al) metal gate is deposited after the dopant activation is complete. In this work, we use the refractory metal of TaN as the metal gate, which could sustain an activation temperature of 600 °C to achieve the self-align implantation process. However, the work function of the TaN metal is around 4.5 eV higher than that of the Al metal of around 4 eV. Therefore, our threshold voltage of the control sample is slightly larger than that of the LaAlO<sub>3</sub> poly-Si TFT. In this work, the LTPS TFTs with 42-nm Pr<sub>2</sub>O<sub>3</sub> gate dielectric has an equivalent-oxide thickness (EOT) of 8 nm. Because of the roughness of poly-Si and the fast deposition rate of TEOS oxide, the conventional LTPS TFTs with 8-nm TEOS gate dielectric is difficult to fabricate and it would cause large gate leakage current during operation. Finally, as regards the  $Pr_2O_3$  poly-Si TFTs with various nitrogen dosages, their threshold swings are controlled within 300 mV, which verify the well gate controllability due to the integration of the high- $\kappa$  gate dielectric process. The  $Pr_2O_3$  poly-Si TFT with an overdose nitrogen implantation has a poor crystallization on poly-Si channel film so that its mobility, threshold voltage, and ON/OFF current ratio are inferior to those of the other two devices in this work.

#### *4.1-3 Summary*

High-performance low-temperature polycrystalline silicon (LTPS) TFTs integrated nitrogen implantation and praseodymium oxide (Pr<sub>2</sub>O<sub>3</sub>) gate dielectric are demonstrated in this section. High gate capacitance density (~ 432 nF/cm<sup>2</sup>) and high breakdown electrical field (> 3 MV/cm) are introduced by using the MIS capacitor with a 42-nm Pr<sub>2</sub>O<sub>3</sub> gate dielectric and the TaN gate metal. The electrical characteristics of the poly-Si TFT with a Pr<sub>2</sub>O<sub>3</sub> gate dielectric could be improved without additional plasma treatment due to the well gate controllability, for example, over six-order magnitudes of the ON/OFF ratio. Moreover, the threshold voltage (*V*<sub>TH</sub>) and the field-effect mobility ( $\mu_{FE}$ ) of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT with a nitrogen dosage of 5 × 10<sup>12</sup> cm<sup>-2</sup> progress to 1.9 V and 47.4 cm<sup>2</sup>/V-s, respectively. Based on the hot-carrier stress testing, we know that implanting nitrogen atoms in poly-Si film could form the stronger Si-N bonds during SPC annealing and passivate the trap states in poly grains and in grain boundaries. Therefore, the proposed Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT with suitable nitrogen incorporation would be a promising candidate for matrix devices and high-speed driving circuit applications in the near future.

## 4.2 PROPERTIES OF PENTACEBE-BASED ORGANIC THIN-FILM TRANSISTORS WITH LANTHANUM-YTTRIUM OXIDE

### 4.2-1 Characteristics of LaYO<sub>X</sub> MIM Capacitor

In order to verify the electrical properties of the lanthanum-yttrium oxide (LaYO<sub>X</sub>) film, the capacitance-voltage (C-V) characteristic and the current density (J-V) curve are measured by using the Au/LaYO<sub>X</sub>/TaN metal-insulator-metal (MIM) capacitor, as shown in Fig. 4-7. The area of this MIM capacitor is defined by a shadow mask in a square pattern of  $200 \times 200$  $\mu$ m<sup>2</sup>. The capacitance density is measured from -5 V to 5 V sweeping at 100 kHz. The MIM capacitor with a 30-nm LaYO  $_{X}$  insulator has a high capacitance density of 420  $nF/cm^{2}$  and a low leakage current density of 1  $\mu$ A/cm<sup>2</sup> under the applied voltage of 5 V on the aurum (Au) electrode. It also shows a small tunability of 2 % variation from 0 V to -5 V, insuring the voltage independence on capacitance density and making more predictable for organic thin-film transistor (OTFT) operation. In terms of the capacitance-voltage calculation, the equivalent-oxide thickness (EOT) and the effective dielectric constant value ( $\kappa$ ) of the 30-nm LaYO<sub>X</sub> gate dielectric on tantalum nitride (TaN) electrode are around 8.2 nm and 14.2 at the applied voltage of -4 V, respectively. The previous studies have been reported that the 5-nm LaYO<sub>X</sub> thin film with 40-to-60 % yttrium doped concentration annealed at 600 °C has a high κ value of 29 [80], [81], [105], [106]. The dielectric constant value of our nonstoichiometric LaYO<sub>X</sub> thin film is lower than that of the previous reports because the high- $\kappa$  LaYO<sub>X</sub> film is annealed at a low temperature of 300 °C in this work.

Two distinct behaviors in the J-V plot are observed, where the leakage current density keeps lower than  $2 \times 10^{-8}$  A/cm<sup>2</sup> in the low voltage region (below 3 V) but rapidly increases in the high voltage region (above 3 V). It is well known that the former region could be ascribed to the dielectric relaxation [115] and the latter region is to the Poole-Frenkel emission from

the TaN electrode, [116]. Therefore, it could be expected that the pentacene-based OTFT with a high- $\kappa$  dielectric of LaYO<sub>X</sub> gate insulator has a low gate leakage current and a well gate controllability resulting in better electrical characteristics, compared to that with thermal or sputtering gate oxide [25], [88] without interface modification. Because the work function of TaN electrode with ammonia plasma treatment (~ 4.6 eV) is smaller than that of Au electrode (~ 5 eV), the leakage current density under bottom-injection condition where the positive bias is applied on Au electrode, is higher than that under top-injection condition. Such high capacitance density and low leakage current density of Au/LaYO<sub>X</sub>/TaN MIM capacitor represent that the high- $\kappa$  LaYO<sub>X</sub> thin film, even subjected to a low-temperature annealing at 300 °C, is still a good candidate for gate dielectric application.

### 4.2-2 Characteristics of Pentacene Layer

Fig. 4-8 provides the information on the crystallinity and the surface morphology of the pentacene channel layer strongly dependent on the surface condition of the substrate material. These glancing-incidence X-ray diffraction (GI-XRD) peaks of the deposited pentacene layer correspond to (hkl) equal to (001), (002), (003), and (004), respectively [87], [101]. It indicates a well-oriented film with a c-axis perpendicular of the pentacene layer on the lanthanum-yttrium oxide (LaYO<sub>X</sub>) film. The main XRD peak of the LaYO<sub>X</sub> film located at 29.7° with a hexagonal phase corresponding to (002) [80] and that of the TaN film located at 35.4° with a face-center cubic phase corresponding to (111) [97] are not shown in Fig. 4-8. The GIXRD peaks of the pentacene layer present an average crystalline quality of the channel layer deposited on the LaYO<sub>X</sub>/TaN gate structure without organic/insulator interface modification [22]-[24]. The atomic force microscopy (AFM) image of the pentacene layer on the LaYO<sub>X</sub>/TaN layers is also shown in the inset of Fig. 4-8. The pentacene layer for the LaYO<sub>X</sub> film also performs a good surface roughness and a dendrite grains to achieve

an acceptable quality channel in OTFT. As a result, in this work, the crystalline quality and the surface roughness of the deposited pentacene channel layer on the LaYO<sub>X</sub>/TaN gate structure are compatible with the other reports [87], [101]. Therefore, if there is any electrical improvement on our proposed pentacene-based OTFT, it could be attributed to the benefit by using the high- $\kappa$  gate dielectric of the lanthanum-yttrium oxide film.

#### 4.2-3 Characteristics of Organic TFTs With LaYO<sub>X</sub> Gate Insulator

Fig. 4-9 reveals the transfer characteristics ( $I_{DS}-V_{GS}$ ) and its square root plot ( $I_{DS}^{1/2}-V_{GS}$ ) of the pentacene-based OTFT with a high- $\kappa$  dielectric of the lanthanum-yttrium oxide (LaYO<sub>X</sub>) gate insulator measured at  $V_{DS} = -2$  V. The data points are spaced to 0.01 V to ensure a good accuracy during measurement. The resolution setting and the noise are set 10 pA and smaller than 100 fA, respectively. The curves are typical for the pantacene-based OTFT working in accumulation mode. The threshold voltage ( $V_{TH}$ ) of the pentacene-based OTFT with a high- $\kappa$  dielectric of LaYO<sub>X</sub> gate insulator estimated from the x-axis intercept of the  $I_{DS}^{1/2}-V_{GS}$  plot at  $V_{GS} = -2$  V is nearly -1.25 V, which is a dramatically decreased value compared to that with silicon-oxide based insulator [25]. According to the standard OTFT theory in Chapter 3, the field-effect mobility in saturation regime ( $\mu_{FE,sat}$ ) could be calculated from the following equation

$$\mu_{FE,sat} = 2I_{DS,sat} \frac{L}{C_{ins}W} \frac{1}{\left(V_{GS} - V_{TH,sat}\right)^2}$$
(3-21)

, where the  $C_{ins}$  is the gate capacitance density of the insulator layer. The  $C_{ins}$  is 410 nF/cm<sup>2</sup> obtained from the Au/LaYO<sub>X</sub>/TaN MIM capacitor measured at the applied voltage of -4 V on Au electrode. The saturation drain current ( $I_{DS,sat}$ ) of this high- $\kappa$  LaYO<sub>X</sub> OTFT with a dimension of  $W/L = 1000 \ \mu\text{m}/120 \ \mu\text{m}$  is 0.21  $\mu$ A measured at  $V_{GS} = V_{DS} = -2$  V. Therefore, we figure that the  $\mu_{FE,sat}$  is approximately 0.22 cm<sup>2</sup>/V-s, which is the hole mobility in the

pentacene channel under saturation operation. By means of the high- $\kappa$  lanthanum-yttrium oxide (LaYO<sub>X</sub>) insulator with a large gate capacitance density ( $C_{ins}$ ), the higher concentration carriers could be accumulated in the pentacene channel at the same gate voltage and the Fermi level moves toward the band edge. The trapping states located in the grain boundaries are filled, and consequently the injection carriers are free to move with the microscopic mobility associated with carriers in the delocalized states, which is described in the chapter 2. Thus, integrating high- $\kappa$  dielectrics into OTFTs lowers the operational voltages.

The ON/OFF current ratio is almost  $3.3 \times 10^3$  by the definition of the maximum  $I_{DS,sat}$  over the minimum  $I_{DS,sat}$ , when the  $V_{GS}$  is scanning between 0 V and -2 V under  $V_{DS} = -2$  V. The subthreshold swing (S.S.) should be as low as possible since it represents the interface quality corresponding to the switching capability to turn from the off-state to the on-state. In this work, the subthreshold swing (S.S.) is 265 mV/Dec., which could be expressed as

$$S.S. = \left[\frac{d \log_{10} I_{DS,SUB}}{dV_{GS}}\right]^{-1} = 2.3 \frac{kT}{q} \left(1 + \frac{C_{dep} + C_{it}}{C_{ins}}\right) \sim 2.3 \frac{kT}{q} \left(1 + \frac{qN_{SS,max}}{C_{ins}}\right).$$
(3.9)

where the  $C_{dep}$  and the  $C_{it}$  are the depletion capacitance density of the pentacene film and the capacitance density corresponding to the interface trap states, respectively. Because the pantacene-based OTFTs works in accumulation mode, the depletion charges ( $Q_{dep} = q \times C_{dep}$ ) could be neglected. As a result in Eq. 3-9, the maximum trap states density ( $N_{SS,max} = C_{it} / q$ ) could be calculated by a value of  $8.8 \times 10^{12} \text{ eV}^{-1} \text{ cm}^{-2}$ , which is an applicable value compared with the other reports [87], [101]. If the interface status between the inorganic oxide insulator and the pentacene layer is treated from hydrophilic to hydrophobic, the pentacene molecules would be grown and aligned with each other. Thus, the maximum trap states density ( $N_{SS,max}$ ) also could be further minimized. The 1,1,1,3,3,3-hexamethyldisilazane (HMDS) [117], the polymethylmethacrylate (PMMA) [118], and the octadecyltrichlorosilane (OTS) [119], are the organic polymer materials usually used for this interface modification. Since the large gate capacitance density ( $C_{ins}$ ) of the high- $\kappa$  LaYO<sub>X</sub> insulator in pantacene-based OTFT devices

could induce more accumulation charges to minimize the effects on the interface states, a lower subthreshold swing (*S.S.*) could be achieved to increase the switching speed under smaller operational voltages. This result is consistent with Eq. 3-9.

The hysteresis phenomenon is often observed in OTFTs with the high- $\kappa$  dielectric but unavoidable while the gate voltage sweeping [120], [121]. In this work, a little hysteresis is also observed in this pentacene-based OTFT with a high- $\kappa$  dielectric of LaYO<sub>X</sub> gate insulator but it is still under an acceptable value, while the saturation drain current ( $I_{DS,sat}$ ) scans from  $V_{GS} = 0$  V to -2 V, as shown in Fig. 4-9. The transfer characteristic curve is shift to the positive direction when the gate voltage ( $V_{GS}$ ) is sweeping direction from 0 V to -2 V and then back from -2 V to 0 V. It is dominated by long-lifetime deep electron traps at pentacene and high- $\kappa$  dielectric interface. Initially in the OFF-to-ON sweeping, the negative charges are accumulated in the channel and filled up the electron traps under  $V_{GS} = 0$  V and  $V_{DS} = -2$  V. When  $V_{GS}$  sweeps toward negative, more holes are induced to balance the stored negative charges. The ON-to-OFF scanning, on the contrary, starts to the hole accumulation and no stored negative charges, resulting in a little larger threshold voltage of this OTFT [121].

The off-state current larger than the gate leakage current ( $I_G$ ) under  $V_{GS} > -0.5$  V could be attributed to the impurity levels generated from the structural isomers of pentacene assisted conduction [87], [101]. The OFF-state leakage current between drain and source could be reduced by simply using the purified pentacene source rather than the 97 % purity of the pentacene [101]. The maximum gate leakage current of the pentacene-based OTFT with a high- $\kappa$  dielectric of LaYO<sub>X</sub> gate insulator is about 200 pA at  $V_{GS} = V_{DS} = -2$  V, resulting from the gate-to-source leakage. In order to ensure the shadow masks have a good manual alignment, the overlap area of the gate-to-source region or the gate-to-drain region is designed by 1000 µm × 1000 µm, where one of the 1000 µm represents the length of the channel width, as shown in Fig. 3-3(d). From the leakage current calculation on the Au/ LaYO<sub>X</sub>/TaN MIM capacitor with the same overlap area under the applied voltage of 2 V, the value is close to 100 pA and it is decreased with the decrease of the applied gate voltage. Therefore, if the overlap area is reduced by using a machinery alignment, the extra gate leakage current in saturation regime could be reduced as well as the power saving of the OTFT under operation is achieved. Finally, Fig. 4-10 shows the output characteristic ( $I_{DS}-V_{DS}$ ) of the pentacene-based OTFT with a high- $\kappa$  dielectric of LaYO<sub>X</sub> gate insulator. The saturation drain current ( $I_{DS,sat}$ ) is around 210 nA which is three-orders magnitude larger than the gate leakage current at  $V_{DS} = V_{GS} = -2$  V. This result indicates a high quality of LaYO<sub>X</sub> gate dielectric on the pentacene-based OTFT even processed in low-temperature condition.

Table 4-3 compares all electrical parameters of the pentacene-based organic TFTs (OTFTs) with various gate dielectrics, including silicon oxide (SiO<sub>2</sub>) [25], barium zirconate titanate (BZT) [25], tantalum pentoxide (Ta<sub>2</sub>O<sub>5</sub>) [88], titanium oxide (TiO<sub>2</sub>) [90], and lanthanum-yttrium oxide (LaYO<sub>X</sub>). In this work, we use the thinnest dielectric thickness (D)of the LaYO<sub>X</sub> gate insulator to obtain a large gate capacitance density  $(C_{ins})$ , compared to the other high- $\kappa$  dielectric materials. The subthreshold swing (S.S.) and the operational voltages are dramatically decreased with the enlargement of the gate capacitance density. Besides, these saturation field-effect motilities ( $\mu_{FE,sat}$ ) show less dependence on the gate capacitance densities with values around  $0.1 \sim 0.4 \text{ cm}^2/\text{V-s}$  in this comparison table. That is because their saturation field-effect motilities are calculated from various operational voltages  $(V_D)$ , corresponding to the charge density  $(Q_s)$ , as shown in Fig. 2-16. However, the ON/OFF current ratio of the LaYO<sub>X</sub> OTFT in this work is not good compared to the other reports [25], [88], [90]. Two possible reasons we summarize below. First, the channel length (L) and the channel width (W) of the fabricated LaYO<sub>X</sub> OTFT in this work are 120 µm and 1000 µm, respectively, confirmed by the optical microscope. If the dimension ratio of W/L is increased by the reduction of the channel length (L) compared to the other reports, the drain current as well as the ON/OFF current ratio could be increased. Second, the operational voltages,  $V_{GS}$ and  $V_{DS}$ , are close to the threshold voltage of the LaYO<sub>X</sub> OTFT so that the overdrive term

 $(V_{GS}-V_{TH})$  in Eq. 2-24 is small. When the operational voltage is increased to 3 V, its LaYO<sub>X</sub> OTFT is subjected to a stress-induced damage on channel layer and gate insulator, and the I-V characteristics would be shifted and degradation. That is why we set the safety operational voltage of 2 V in this work. The benefit of enlarging the gate capacitance density to obtain a high driving capability seems not fully display due to the smaller operational voltages. Therefore, if the thickness of the gate dielectric is twice increasing to 60 nm, the operational voltages could be slightly increased at the same threshold voltage condition. As long as we fine tune the gate capacitance density ( $C_{ins}$ ) and the overdrive ( $V_{GS}-V_{TH}$ ), the driving current as well as the ON/OFF current ratio could be further increased.

#### 4.2-4 Summary

In this section, we demonstrate a pentacene-based organic thin-film transistor (OTFT) with a gate dielectric of high- $\kappa$  lanthanum-yttrium oxide (LaYO<sub>X</sub>) insulator processed at a low temperature of 300 °C. The Au/30-nm LaYO<sub>X</sub>/TaN MIM capacitor has a high capacitance density of 410 nF/cm<sup>2</sup> and a low leakage current below 20 nA/cm<sup>2</sup> biased at -4 V. The pentacene-based OTFT with a high gate capacitance could induce more accumulation charges and result in good electrical characteristics under low drain-and-gate voltage operation. This device exhibits good electrical characteristics, such as a low subthreshold swing of 265 mV/Dec., a small threshold voltage of -1.25 V, a ON/OFF current ratio of  $3.3 \times 10^3$ , and especially on a low gate leakage current smaller than 200 pA under  $V_{DS} = V_{GS} = -2$  V. Therefore, the LaYO<sub>X</sub> organic thin-film transistor could work under low-voltage operation, compatible with portable or low-power electronic applications.



Fig. 4-1. The C-V characteristic and the leakage current density of the Pr<sub>2</sub>O<sub>3</sub> film on Si substrate. The insert is the cross-sectional TEM image of the proposed Pr<sub>2</sub>O<sub>3</sub> poly-Si TFT.



Fig. 4-2. The XPS spectra of Pr 3d and O 1s core level for the Pr<sub>2</sub>O<sub>3</sub> gate insulator on Si substrate.



Fig. 4-3. The transfer characteristics of the  $Pr_2O_3$  poly-Si TFTs with various nitrogen dosages of zero (control sample),  $5 \times 10^{12}$  cm<sup>-2</sup>, and  $5 \times 10^{13}$  cm<sup>-2</sup> under  $V_{DS} = 0.1$  V.

|                                         | Main influences on trap states                                                                        |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------|
| Transconductance                        | Interface states                                                                                      |
| $(G_m)$                                 | Tail states in grain boundaries                                                                       |
| Threshold Voltage<br>(V <sub>TH</sub> ) | Injection charges into gate insulator<br>Deep interface states<br>Deep states in the grain boundaries |
| Substhreshold Swing                     | Deep intra-grain defects                                                                              |
| (S.S.)                                  | Deep interface states                                                                                 |

Table 4-1 The relationships between trap states and device parameters of LTPS TFTs



Fig. 4-4. The transfer characteristics  $(I_{DS}-V_{GS})$  of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFTs with nitrogen dosages of zero and  $5 \times 10^{12}$  cm<sup>-2</sup> under  $V_{DS} = 0.1$  V and 1 V. The inset is the table of the electrical parameters.



Fig. 4-5. The output characteristics  $(I_{DS}-V_{DS})$  of the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFTs with nitrogen dosages of 0 cm<sup>-2</sup> and 5×10<sup>12</sup> cm<sup>-2</sup>.



Fig. 4-6. The drain current degradation for the Pr<sub>2</sub>O<sub>3</sub> poly-Si TFTs with and without nitrogen implantation under hot-carrier stress condition.

| diel<br>diel<br>-alu                                  | lectrics, in<br>Iminum ox | icluding T<br>icle (LaAld                       | EOS oxid<br>(EOS oxid<br>(3), and pr | dielectrics, including TEOS oxide, aluminum oxide (Al <sub>2</sub> O <sub>3</sub> ), lanthanum-<br>-aluminum oxide (Pr <sub>2</sub> O <sub>3</sub> ), lanthanum- | oxide (Al <sub>2</sub> O <sub>3</sub> ),<br>stide (Pr <sub>2</sub> O <sub>3</sub> )                   | lanthanum-                                                                                                |
|-------------------------------------------------------|---------------------------|-------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| SPC TFT<br>with Various<br>Dielectrics                | 40 nm<br>TEOS<br>[60]     | 50 nm<br>Al <sub>2</sub> O <sub>3</sub><br>[85] | 50 nm<br>LaAlO <sub>3</sub><br>[86]  | 42 nm $Pr_2O_3$<br>( $D_N=0$ cm <sup>-2</sup> )<br>[This Work]                                                                                                   | 42 nm Pr <sub>2</sub> O <sub>3</sub><br>( <i>D<sub>N</sub></i> =5E12cm <sup>-2</sup> )<br>[This Work] | <b>42 nm Pr<sub>2</sub>O<sub>3</sub></b><br>( <i>D<sub>N</sub></i> =5E13cm <sup>-2</sup> )<br>[This Work] |
| EOT                                                   | 40 nm                     | 20 nm                                           | 8.7 nm                               | 8 nm                                                                                                                                                             | 8 nm                                                                                                  | 8 nm                                                                                                      |
| <i>W/L</i> (mm)                                       | 50/10                     | 200/3                                           | 100/4                                | 10/5                                                                                                                                                             | 10/5                                                                                                  | 10/5                                                                                                      |
| $V_{TH}(\mathbf{V})$                                  | 5.14                      | 3*                                              | 1.2                                  | 2.15                                                                                                                                                             | 1.9                                                                                                   | 2.61                                                                                                      |
| $\mu_{FE} ({ m cm^2/V-s})$                            | 12.4                      | 47*                                             | 40                                   | 34                                                                                                                                                               | 47.4                                                                                                  | 10.2                                                                                                      |
| S.S. (mV/Dec.)                                        | 1970                      | 440*                                            | 310                                  | 243                                                                                                                                                              | 242                                                                                                   | 275                                                                                                       |
| $I_{\rm ON}/I_{\rm OFF}~(10^6)$                       | 0.24                      | 0.3*                                            | 6.3                                  | 6.8**                                                                                                                                                            | 9.73**                                                                                                | $1.99^{**}$                                                                                               |
| * $Si_{0.85}Ge0_{0.15}$ TFT with $Al_2O_3$ dielectric | .15 TFT wi                | th Al <sub>2</sub> O <sub>3</sub> d             | ielectric                            | ** I <sub>OFF</sub> is set                                                                                                                                       | ** $I_{\rm OFF}$ is set 800 fA at $V_{\rm DS}$ = 0.1 V                                                | = 0.1 V                                                                                                   |



Fig. 4-7. The capacitance-voltage (C-V) and the current density-voltage (J-V) characteristics of the Au/LaYO<sub>X</sub>/TaN MIM capacitor.



Fig. 4-8. The glancing-incidence X-ray diffraction (GI-XRD) spectra and the atomic force microscopy (AFM) image (inset) of pentacene channel layer deposited on the LaYO<sub>X</sub>/TaN gate structure.



Fig. 4-9. Transfer characteristics  $(I_{DS}-V_{GS})$  and its square root plot  $(I_{DS}^{1/2}-V_{GS})$  of the pentacene-based organic thin-film transistor with a high- $\kappa$  dielectric of LaYO<sub>X</sub> gate insulator at  $V_{DS} = -2$  V.



Fig. 4-10. The output characteristics  $(I_{DS}-V_{DS})$  of the pentacene-based organic thin-film transistor with a high- $\kappa$  dielectric of LaYO<sub>X</sub> gate insulator.

| vari                                | ous gate di                                                                                                                                                        | electri   | cs, includ                      | ing silicor             | ı oxide (Si                          | O <sub>2</sub> ), bari | various gate dielectrics, including silicon oxide (SiO <sub>2</sub> ), barium zirconate titanate      |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------|-------------------------|--------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------|
| (BZ <sup>1</sup><br>-yttr           | (BZT), tantalum pentox<br>-yttrium oxide (LaYOx).                                                                                                                  | <b>1</b>  | itoxide ("<br>)x).              | $Ta_2O_5$ ), ti         | tanium o                             | xide (Ti(              | pentoxide (Ta <sub>2</sub> O <sub>5</sub> ), titanium oxide (TiO <sub>2</sub> ), and lanthanum-aYOx). |
|                                     | $W/L$ $D$ $C_{ins}$ $\mu_{\rm FE,sat}$ $S.S.$<br>( $\mu$ m/ $\mu$ m) (nm) (nF/cm <sup>2</sup> ) (cm <sup>2</sup> /V-s) I <sub>ON</sub> /I <sub>OFF</sub> (mV/Dec.) | D<br>(mm) | $C_{ins}$ (nF/cm <sup>2</sup> ) | $\mu_{\mathrm{FE,sat}}$ | I <sub>ON</sub> /I <sub>OFF</sub> (1 | S.S.<br>mV/Dec.)       | $V_{TH}(\mathbf{V})$                                                                                  |
| SiO <sub>2</sub> [25]               | 1500/83                                                                                                                                                            | 100       | 6.9                             | 0.12                    | 3x10 <sup>5</sup>                    | 1785                   | $-18 \text{ V} @ V_D = -50 \text{ V}$                                                                 |
| <b>BZT</b> [25]                     | 1500/83                                                                                                                                                            | 122       | 125                             | 0.38                    | 3x10 <sup>5</sup>                    | 300                    | $-2 V @ V_D = -5 V$                                                                                   |
| Ta <sub>2</sub> O <sub>5</sub> [88] | 500/170                                                                                                                                                            | 300       | 50                              | 0.32                    | $10^{4}$                             | 500                    | $-0.8 \text{ V} @ V_D = -5 \text{ V}$                                                                 |
| $TiO_2$ [90]                        | 2000/25                                                                                                                                                            | 280       | 676                             | 0.15                    | <b>3.5x10<sup>6</sup></b>            | 170                    | $-0.34 \text{ V} @ V_D = -1 \text{ V}$                                                                |
| LaYOx<br>[This Work]                | 1000/120                                                                                                                                                           | 30        | 410                             | 0.22                    | 3.3x10 <sup>3</sup>                  | 256                    | $-1.25 \text{ V} @ V_D = -2 \text{ V}$                                                                |

Table 4-3. Comparison on electrical parameters of the pentacene-based organic TFTs with

### **CHAPTER 5**

### **CONCLUSION AND FUTURE PROSPECTS**

### 5.1 CONCLUSION

In this thesis, we integrate high- $\kappa$  materials as gate dielectrics, the praseodymium oxide  $(Pr_2O_3)$  and the lanthanum-yttrium oxide (LaYO<sub>X</sub>), to improve the electrical performance of polycrystalline silicon (LTPS) low-temperature thin-film transistor (TFT) and pentacene-based organic TFT (OTFT), respectively. The 42-nm Pr<sub>2</sub>O<sub>3</sub> gate dielectric shows a high capacitance density of 432 nF/cm<sup>2</sup> and a high breakdown electrical field larger than 3 MV/cm. The LTPS TFT with 42-nm Pr<sub>2</sub>O<sub>3</sub> gate dielectric has a good gate controllability to minimize the body effect, which means it could induce more minority carriers to quickly fill up the grain boundary trap states in active channel region under operation. Therefore, the threshold voltage ( $V_{TH}$ ) and the subthreshold swing (S.S.) of the LTPS TFTs with a Pr<sub>2</sub>O<sub>3</sub> gate dielectric could be improved compared to those with a TEOS gate insulator. Moreover, with moderate dosages of nitrogen implantation before solid-phase crystallization (SPC) annealing, the threshold voltage ( $V_{TH}$ ) and the field-effect mobility ( $\mu_{FE}$ ) of LTPS TFT could further progress because implanting nitrogen atom could passivate trap states in intra-grains. Further, it could form the stronger Si-N bond to enhance the immunity against hot-carrier stress. On the other hand a 30-nm LaYO<sub>X</sub> gate insulator also has a high capacitance density of 410 nF/cm<sup>2</sup> and a low leakage current below 20 nA/cm<sup>2</sup> biased at -4 V. The pentacene-based OTFT with a high-κ 30-nm LaYO<sub>X</sub> gate dielectric could induce more accumulation charges  $(Q_{acc})$  to enhance the saturation field-effect mobility  $(\mu_{FE,sat})$  to 0.22 cm<sup>2</sup>/V-s. This device also exhibits good electrical characteristics, such as a low subthreshold swing of 265 mV/Dec., a

small threshold voltage of -1.25 V, a ON/OFF current ratio of  $3.3 \times 10^3$ , and especially on a low gate leakage current smaller than 200 pA under the operational voltage of -2 V. Therefore, by integrating a Pr<sub>2</sub>O<sub>3</sub> high- $\kappa$  dielectric and crystallizing a  $\alpha$ -Si layer with nitrogen implantation, the electrical performance of LTPS TFT device is suitable for high-speed and low-power circuits design in near future. The organic TFT with LaYO<sub>X</sub> gate insulator has been greatly reduced the operational voltage, which could reduce the power consumption for active-matrix organic light-emitting diode (AM-OLED) display or flexible electronic applications.

### 5.2 FUTURE PROSPECTS

In this work, we use electron-beam evaporation system to deposit the high- $\kappa$  gate dielectrics because of our budget and flexible research consideration. But, in flat panel display (FPD) industry, electron-beam evaporation is not a suitable process for large size panel fabrication. The thin-film deposition process of LTPS TFTs in industry is usually unitizing plasma enhanced chemical vapor deposition (PECVD) system or reactive sputter system. The praseodymium (Pr) target with oxygen reaction by sputter system could be used to deposit the high- $\kappa$  dielectric on active channel layer of LTPS TFT. Furthermore, the praseodymium oxide thin film could be formed by using a thermal decomposition of praseodymium complex, such as  $Pr_2(CO_3)_3$ ·8H<sub>2</sub>O [122] or  $Pr(NO_3)_3$ ·6H<sub>2</sub>O [123]. Such sol-gel process with spin-coating high- $\kappa$  dielectric layer on active channel layer of LTPS TFT is more suitable for large size panel fabrication. On the other hand, the sol-gel method is also easy applying on OTFT process. The precursor of the LaYO<sub>X</sub> could be spun on the large area of panel or sprayed in allocated active region of OTFT. The industry usually uses ink-jet method to define device area of OTFT without lithography, which is compatible with sol-gel method of high- $\kappa$  dielectric. Therefore, no matter LTPS TFT or OTFT, the sol-gel method provides a convenient

way to deposit the high- $\kappa$  dielectrics, and it is worthy to develop in the industry process.

In this work, we use the LaYO<sub>X</sub> dielectric with large bandgap ( $E_g$ ) as the insulator of OTFT device to reduce gate leakage current. Besides, the high- $\kappa$  LaYO<sub>X</sub> film has been proposed to solve the moisture absorption problem [80]. The OTFT also need the passivation layer on active channel layer because the organic channel layer is easily affected by environmental condition. Therefore, if the anti-absorbent LaYO<sub>X</sub> film is use as the passivation layer onto organic active channel to isolate outside moisture; the reliability of OTFT could be improved. The more electrical tests on OTFT could be performed without absorbent limitation. On the other hand, the LaYO<sub>X</sub> film with large  $E_g$  is also a suitable gate dielectric for n-type and p-type LTPS TFT devices. Because the maximum process temperature is controlled within 600 °C, the LaYO<sub>X</sub> film has structural phase transformation to increase  $\kappa$ -value to 29 [81]. The thicker physical thickness under the same EOT could be fabricated, and the reliability of LTPS TFT device is also improved.

As the mention in chapter 2, the saturation field-effect mobility ( $\mu_{FE,sat}$ ) of OTFT is dependent on the operational voltages (drain and gate voltages). In fact, the 2-V operational voltage for the OTFT with 30-nm LaYO<sub>X</sub> gate insulator is a safety voltage with a little hysteresis and enough driving current. As the thickness of the high- $\kappa$  gate insulator is increased, the higher drain voltage could be applied on OTFT without stress degradation and help drain out the accumulation charges in active channel to enhance the saturation field-effect mobility. To maintain the same accumulation charges ( $Q_{acc}$ ) in active channel, the gate voltage ( $V_{GS}$ ) must be increased with the decreased gate capacitance density ( $C_{ins}$ ). However, the gate and drain voltages could not be increased with the same ratio because the limitation of breakdown voltage at the drain side, which depends on the addition of these two applied voltages. Therefore, the OTFTs with various thickness of the high- $\kappa$  gate insulator could be fabricated, and the relationships among the saturation field-effect mobility, the drain voltage, and the gate voltage could be established to model the electrical characteristics of OTFTs.

### REFERENCES

- [1] T. Suzuki, "Flat panel display for ubiquitous product applications and related impurity doping technology," *J. Appl. Phys.*, vol. 99, no. 6, pp. 11101-1-11101-15, June 2006.
- [2] G. Gu, G. Parthasarathy, P. E. Burrows, P. Tian, I. G. Hill, A. Kahn, and S. R. Forrest, "Transparent stacked organic light emitting devices. I. design principles and transparent compound electrodes," *J. Appl. Phys.*, vol. 86, no. 8, pp. 4067-4075, Oct. 1999.
- [3] L. Zhou, A. Wanga, S.-C. Wu, J. Sun, S. Park, and T. N. Jackson, "All-organic active matrix flexible display," *Appl. Phys. Lett.*, vol. 88, pp. 083502-1-083502-3, 2006.
- [4] T. Noguchi, A. T. Tang, J. A. Tsai, and R. Reif, "Comparison of effects between large-area-beam ELA and SPC on TFT characteristics," *IEEE Trans. Electron Devices*, vol. 43, no. 9, pp. 1454-1458, Sept. 1996.
- [5] M. A. Crowder, P. G. Carey, P. M. Smith, R. S. Sposili, H. S. Cho, and J. S. Im, "Low-temperature single-crystal Si TFTs fabricated on Si films processed via sequential lateral solidification," *IEEE Electron Device Lett.*, vol. 19, no. 8, pp. 306-308, Aug. 1998.
- [6] M. Tai, M. Hatano, S. Yamaguchi, T. Noda, S.-K. Park, T. Shiba, and M. Ohkura, "Performance of poly-Si TFTs fabricated by SELAX," *IEEE Trans. Electron Devices*, vol. 51, no. 6, pp. 934-939, June 2004.
- [7] I.-W. Wu, T.-Y. Huang, W. B. Jackson, A. G. Lewis, and A. Chiang, "Passivation kinetics of two types of defects in polysilicon TFT by plasma hydrogenation," *IEEE Electron Device Lett.*, vol. 12., no. 4, pp. 181-183, Apr. 1991.
- [8] F.-S. Wang, M.-J. Tsai, and H.-C. Cheng, "The effects of NH<sub>3</sub> plasma passivation on polysilicon thin-film transistors," *IEEE Electron Device Lett.*, vol. 16, no. 11, pp.

530-505, Nov. 1995.

- [9] H.-L. Chen and C.-Y. Wu, "A new I-V model considering the impact-ionization effect initiated by the DIGBL current for the intrinsic n-channel poly-Si TFTs," *IEEE Trans. Electron Devices*, vol. 46, no. 4, pp. 722-725, Arp. 1999.
- [10] K.-F. You and C.-Y. Wu, "A new quasi-2-D model for hot-carrier band-to-band tunneling current," *IEEE Trans. Electron Devices*, vol. 46, no. 6, pp. 1174-1197, June 1999.
- [11] K. Tanaka, H. Arai, and S. Kohda, "Characteristics of offset-structure polycrystalline-silicon thin-film transistors," *IEEE Electron Device Lett.*, vol. 9, no. 1, pp. 23-25, Jan. 1988.
- [12] A. A. Orouji and M. J. Kumar, "Leakage current reduction techniques in poly-Si TFTs for active matrix liquid crystal displays: a comprehensive study," *IEEE Trans. Device and Mater. Reliabil.*, vol. 6, no. 2, pp. 315-325, June 2006.
- [13] H. Sirringhaus, S. D. Theiss, A. Kahn, and S. Wagner, "Self-passivated copper gates for amorphous silicon thin-film transistors," *IEEE Electron Device Lett.*, vol. 16, no. 8, pp. 388-390, Aug. 1997.
- [14] T.-S. Chang, T.-C. Chang, P.-T. Liu, C.-H. Tu, and F.-S. Yeh, "Improvement of hydrogenated amorphous-silicon TFT performances with low-k siloxane-based hydrogen silsesquioxane (HSQ) passivation layer," *IEEE Electron Device Lett.*, vol. 27, no. 11, pp. 902-904, Nov. 2006.
- [15] M.-D. Ker, C.-K. Deng, and J.-L. Huang, "On-panel output buffer with offset compensation technique for data driver in LTPS technology," *IEEE J. Disp. Tech.*, vol. 2, no. 2, pp. 153-159, June 2006.
- [16] C.-P. Lin, B.-Y. Tsui, M.-J. Yang, R.-H. Huang, and C.-H. Chien, "High-performance poly-silicon TFTs using HfO<sub>2</sub> gate dielectric," *IEEE Electron Device Lett.*, vol. 27, no. 5, pp. 360-362, May 2006.

- [17] D. Li, E.-J. Borkent, R. Nortrup, H. Moon, H. Katz, and Z. Baoa, "Humidity effect on electrical performance of organic thin-film transistors," *Appl. Phys. Lett.*, vol. 86, pp. 042105-1-042105-3, 2005.
- [18] S. H. Han, J. H. Kim, J. Janga, S. M. Cho, and M. H. Oh, "Lifetime of organic thin-film transistors with organic passivation layers," *Appl. Phys. Lett.*, vol. 88, pp. 073519-1-073519-3, 2006.
- [19] C.-W. Chu, S.-H. Li, C.-W. Chen, V. Shrotriya, and Y. Yanga, "High-performance organic thin-film transistors with metal oxide/metal bilayer electrode," *Appl. Phys. Lett.*, vol. 87, pp. 193508-1-193508-3, 2005.
- [20] Y.-J. Lin, Y.-C. Li, T.-C. Wen, L.-M. Huang, Y.-K. Chen, H.-J. Yeh, and Y.-H. Wang, "Improvement of transparent organic thin film transistor performance by inserting a lithium fluoride buffer layer," *Appl. Phys. Lett.*, vol. 87, pp. 043305-1-043305-3, 2008.
- [21] C. D. Dimitrakopoulos and D. J. Mascaro, "Organic thin-film transistors: a review of recent advances," *IBM J. Res. & Dev.*, vol. 45, no. 1, pp. 11-27, Jan. 2001.
- [22] A. Salleo, M. L. Chabinyc, R. A. Street, M. S. Yang, "Polymer thin-film transistors with chemically modified dielectric interfaces," *Appl. Phys. Lett.*, vol. 81, no. 23, pp. 4383-4385, 2002.
- [23] A. L. Deman and J. Tardy, "PMMA-Ta<sub>2</sub>O<sub>5</sub> bilayer gate dielectric for low operating voltage organic FETs," *Org. Electron.*, vol. 6, pp. 78-84, 2005.
- [24] W.-Y. Chou, C.-W. Kuo, H.-L. Cheng, Y.-R. Chen, F.-C. Tang, F.-Y. Yang, D.-Y. Shu, and C.-C. Liao, "Effect of surface free energy in gate dielectric in pentacene thin-film transistors," *Appl. Phys. Lett.*, vol, 89, pp. 112126-1-112126-3, 2006.
- [25] C. D. Dimitrakopoulos, I. Kymissis, S. Purushothaman, D. A. Neumayer, P. R. Duncombe, and R. B. Laibowitz, "Low-voltage, high-mobility pentacene transistors with solution-processed high dielectric constant insulators," *Adv. Mater.*, vol. 11, pp. 1372-1375, 1999.

- [26] S. S. Kim, "Fundamentals of active-matrix liquid-crystal displays," SID01 Short Course (S-2), June 3, 2001.
- [27] B. J. Lechner, F. J. Marlowe, E. O. Nester, and J. Tults, "Liquid crystal matrix display," *Proc. of the IEEE*, vol. 59, no. 11, pp. 1566-1597, Nov. 1971.
- [28] P. K. Weimer, "The TFT A new thin-film transistor," *Proc. of the IRE*, pp. 1462-1469, June 1962.
- [29] P. K. Weimer, "A p-type tellurium thin-film transistor," *Proc. of the IEEE*, pp. 608-610, May 1964.
- [30] P. G. LeComber, W. E. Spear, and A. Ghaith, "Amorphous silicon field-effect device and possible application," *Electron. Lett.*, vol. 15, no. 6, pp.179-181, June 1979.
- [31] F. Funada, Y. Takafuji, K. Yano, H. Take, and M. Matsuura, "An amorphous-Si TFT addressed 3.2-in. full-color LCD," in *SID*, *Dig. Tech. Papers*, 1986, pp. 293-295.
- [32] H. Moriyama, H. Uchida, S. Nishida, H. Nakano, Y. Hirai, S. Kaneko, and C. Tani, "12-in full-color a-Si:H TFT with pixel electrode buried in gate insulator," in SID, Dig. Tech. Papers, 1989, pp. 144-146.
- [33] S. W. Depp, A. Juliana, and B. G. Huth, "Polysilicon FET devices for large area input/output applications," in *IEDM Tech. Dig.*, 1980, pp. 703-706.
- [34] Y. Oana, "A 240 × 360 element active matrix LCD with integrated gate-bus drivers using poly-Si TFTs," in SID, Dig. Tech. Papers, 1984, pp. 312-315.
- [35] S. Morozumi, R. Araki, H. Ohshima, M. Matsuo, T. Nakazawa, and T. Sato, "Low-temperature processed poly-Si TFT and its application to large-area LCD," in *Japan Display 86*, 1986, pp. 196-199.
- [36] T. W. Little, H. Koike, K. Takahara, T. Nakazawa, and H. Ohshima, "A 9.5-inch 1.3-Megapixel low-temperature poly-Si TFT LCD fabricated by SPC of very thin film and an ECR-CVD gate insulator," in *Conf. Record 1991, Int. Disp. Res. Conf.*, 1991, pp. 219-222.

- [37] Y. Kawazu, H. Kudo, S. Onari, and T. Arai, "Low-temperature crystallization of hydrogenated amorphous silicon induced by nickel silicide formation," *Jpn. J. Appl. Phys. Part1*, vol. 29, no. 12, pp. 2698-2704, Dec. 1990.
- [38] Z. Jin, K. Moulding, H. S. Kwok, and M. Wong, "The effect of extended heat treatment on Ni induced lateral crystallization of amorphous silicon thin film," *IEEE Trans. Electron Devices*, vol. 46, no. 1, pp. 78-82, Jan 1999.
- [39] Y. F. Tang, S. R. P. Silva, and M. J. Rose, "Super sequential lateral growth of Nd:YAG laser crystallized hydrogenated amorphous silicon," *Appl. Phys. Lett.*, vol. 78, no. 2, pp. 186-188, Jan. 2001.
- [40] A. Hara, F. Takeuchi, M. Takei, K. Suga, K. Yoshino, M. Chida, Y. Sano, and N. Sasaki," High-performance polycrystalline silicon thin film transistors on non-alkali glass produced using continuous wave laser lateral crystallization," *Jpn. J. Appl. Phys.*, vol. 41, no. 3, pp. L311-L313, Mar. 2002.
- [41] M. Pope and C. E. Swenberg, *Electronic Processes in Organic Crystals*, New York: Oxford University Press, 1982.
- [42] C. K. Chiang, C. R. Fincher, Y. W. Park, A. J. Heeger, H. Shirakawa, E. J. Lowis, S. C. Gau, and A. G. Mecdiarmid, "Electrical conductivity in doped polyacetylene," *Phys. Rev. Lett.*, vol. 39, no. 17, pp.1098-1101, Oct. 1977.
- [43] F. Ebisawa, T. Kurokawa, and S. Nara, "Electrical prosperities of polyacetylene /polysiloxane interface," J. Appl. Phys., vol. 54, no. 6, pp. 3255-3259, June 1983.
- [44] P. K. Weimer, *Physics of Thin Film*, New York: Academic Press, 1964, pp. 147-150.
- [45] G. Horowitz, "Organic field-effect transistors," *Adv. Matter.*, vol. 10, no. 5, pp. 365-377, 1998.
- [46] D. J. Gundlach, Y. Y. Lin, T. N. Jackson, S. F. Neson, and D. G. Schlom, "Pentacene organic thin film transistor: molecular ordering and mobility," *IEEE Electron Device Lett.*, vol. 18, no. 3, pp. 87-89, Mar. 1997.

- [47] S. F. Nelson, Y. Y. Lin, D. J. Gundlach, and T. N. Jackson, "Temperature-independent transport in high-mobility pentacene," *Appl. Phys. Lett.*, vol. 72, no. 15, pp. 1854-1857, 1998.
- [48] I. G. Hill, A. Rajagopal, A. Kahna, and Y. Hu, "Molecular level alignment at organic semiconductor-metal interfaces," *Appl. Phys. Lett.*, vol. 73, no. 5, pp. 662-664, 1998.
- [49] F. Garnier, "Thin-film transistors based on organic conjugated semiconductors," *Chem. Phys.*, vol. 227, pp. 253-262, 1998.
- [50] N. C.-C. Lu, L. Gerzberg, C.-Y. Lu, and J. D. Meindl, "A conduction model for semiconductor-grain-boundary-semiconductor barriers in polycrystalline-silicon film," *IEEE Trans. Electron Devices*, vol. 30, no.2, pp. 137-149, Feb. 1983.
- [51] A. Mimura, N. Konishi, K. Ono, J. Ohwada, Y. Hosokawa, Y. Ono, T. Suzuki, K. Miyata, and H. Kawakami, "High performance low-temperature poly-Si n-channel TFTs for LCD," *IEEE Trans. Electron Devices*, vol. 36, no. 2, pp. 351-359, Feb. 1989.
- [52] A. Nakamura, F. Emoto, E. Fujji, Y. Uemoto, A. Yamamoto, K. Senda, and G. Kano, "Recrystallization mechanism for solid phase growth of poly-Si films on quartz substrate," *Jpn. J. Appl. Phys.*, vol. 27, no. 12, pp. L2408-L2410, Dec. 1988.
- [53] E. Adachi, T. Aoyama, N. Konishi, T. Suzuki, Y. Okajima, and K. Miyata, "TEM observations of initial crystallization states for LPCVD Si films," *Jpn. J. Appl. Phys.*, vol. 27, no. 10, pp. L1809-L1811, Oct. 1988.
- [54] L. Haji, P. Joubert, J. Stoemenos, and N. A. Economou, "Mode of growth and microstructure of polycrystalline silicon obtained by solid-phase crystallization of an amorphous silicon film," *J. Appl. Phys.*, vol. 75, no. 8, pp. 3944-3952, Apr. 1994.
- [55] E. F. Kennedy, L. Csepregi, J. W. Mayer, and T. W. Sigmon, "Influence of <sup>16</sup>O, <sup>12</sup>C, <sup>14</sup>N, and noble gases on the crystallization of amorphous Si layers," *J. Appl. Phys.*, vol. 48, no. 10, pp. 4241-4246, Oct. 1977.
- [56] I.-W. Wu, A. Chiang, M. Fuse, L. Ovecoglu, and T.-Y. Huang, "Retardation of

nucleation rate for grain size enhancement by deep silicon ion implantation of low-temperature chemical vapor deposited amorphous silicon film," *J. Appl. Phys.*, vol. 65, no. 10, pp. 4036-4039, May 1989.

- [57] I.-W. Wu, W. B. Jackson, T.-Y. Huang, A. G. Lewis, and A. Chiang, "Mechanism of device degradation in n- and p-channel TFT's by electrical stressing," *IEEE Electron Device Lett.*, vol. 11, no. 4, pp. 167-170, Apr. 1990.
- [58] H.-N. Chern, C.-L. Lee, and T.-F. Lei, "The effects of fluorine passivation on polysilicon thin-film transistors," *IEEE Trans. Electron Devices*, vol. 41, no.5, pp. 698-702, May 1994.
- [59] S.-D. Wang, W.-H. Lo, and T.-F. Lei, "CF<sub>4</sub> plasma treatment for fabricating high-performance and reliable solid-phase-crystallized poly-Si TFTs," *J. Electronchem. Soc.*, vol. 152, no. 9, pp. G703-G706, 2005.
- [60] C.-W. Lin, M.-Z. Yang, C.-C. Yeh, L.-J. Cheng, T.-Y. Huang, H.-C. Cheng, H.-C. Lin, T.-S. Chao, and C.-Y. Chang, "Effect of plasma treatments, substrate types, and crystallization methods on performance and reliability of low temperature polysilicon TFTs," in *IEDM Tech. Dig.*, 1999, pp. 305-308.
- [61] M.-W. Ma, C.-Y. Chen, C.-J. Su, W.-C. Wu, Y.-H. Wu, T.-Y. Yang, K.-H. Kao, T.-S. Chao, and T.-F. Lei, "Impacts of fluorine ion implantation with low-temperature with low-temperature solid-phase crystallized activation on high-κ LTPS-TFT," *IEEE Electron Devices Lett.*, vol. 29, no. 2, pp. 168-170, Feb. 2008.
- [62] J. Robertson, "Band offsets of high dielectric constant gate oxides on silicon," J. Non-Crystalline Solids, vol. 303, no. 1, pp. 94-100, 2002.
- [63] H. Osten, E. Bugiel, and A. Fissel, "Epitaxial praseodymium oxide: a new high-K dielectric," *Solid-State Electron.*, vol. 47, pp. 2161-2165, 2003.
- [64] International Technology Roadmap for Semiconductors, <u>http://public.itrs.net/</u>, 9.1.
   2006.

- [65] K. J. Hubbard and D. G. Schlom, "Thermodynamic stability of binary oxides in contact with silicon," *Mater. Res.*, vol. 11, no.11, pp. 2757-2776, Nov. 1996.
- [66] Y.-C. Yeo, T.-J. King, and C. Hu, "Direct tunneling leakage current and scalability of alternative gate dielectrics," *Appl. Phys. Lett.*, vol. 81, no. 11, pp. 2091-2093, Sept. 2002.
- [67] G. V. S. Rao, S. Ramdas, P. N. Mehrotra, and C. N. R. Rao, "Electrical transport in rare-earth oxides," *J. Solid State Chem.*, vol. 2, no. 3, pp. 377-384, Nov. 1970.
- [68] A. Prokofiev, A. Sheykh, and B. Melekh, "Periodicity in the band gap variation of Ln2X3 (X=O, S, Se) in the lanthanide series," *J. Alloys and Compounds*, vol. 242, pp. 41-44, 1996.
- [69] L. Eyring and N. C. Banziger, "On the structure and related properties of the oxide of praseodymium," J. Appl. Phys., vol. 33, no. 1, pp. 428-433, Jan. 1962.
- [70] G. Adachi and N. Imanaka, "The binary rare earth oxides," *Chem. Rev.*, vol. 98, no. 4, pp. 1479-1514, 1998.
- [71] H. J. Osten, J.-P. Lui, P. Gaworzewski, E. Bugiel, and P. Zaumseil, "High-k gate dielectric with ultra-low leakage current based on praseodymium oxide," in *IEDM Tech. Dig.*, 2000, pp. 653-656.
- [72] D. K. Fork, D. B. Fenner, and T. H. Geballe, "Growth of epitaxial PrO<sub>2</sub> thin films on hydrogen terminated Si (111) by pulsed laser deposition," *J. Appl. Phys.*, vol. 68, no. 8, pp. 4316-4318, Oct. 1990.
- [73] E. J. Tarsa, J. S. Speck, and M. Robinson, "Pulsed laser deposition of epitaxial silicon/h-Pr<sub>2</sub>O<sub>3</sub>/silicon heterostructures," *Appl. Phys. Lett.*, vol. 63, no. 4, pp. 539-541, July 1993.
- [74] R. L. Nigro, R. G. Toro, G. Malandrino, I. L. Fragala, P. Rossi, and P. Dapporto, "Study of the thermal properties of Pr(III) precursors and their implementation in the MOCVD growth of praseodymium oxide films," *J. Electrochem. Soc.*, vol. 151, no. 9, pp.

F206-F213, 2004.

- [75] A. Fissel, J. D. Dabrowski, H. J. H. J. Osten, "Photoemission and ab initio theoretical study of interface and film formation during epitaxial growth and annealing of praseodymium oxide on Si (001)," *J. Appl. Phys.*, vol. 91, no. 11, pp. 8986-8891, June 2002.
- [76] H. J. Osten, E. Bugiel, J. Dabrowski, A. Fissel, T. Guminskaya, J.-P. Lui, P. Gaworzewski, and P. Zaumseil, "Epitaxial praseodymium oxide: A new high-k dielectric," in *Proc. Int. Workshop on Gate Insulator (IWGI) 2001*, pp. 100-106.
- [77] W. Zhu, T.-P. Ma, T. Tamagawa, Y. Di, J. Kim, R. Carruthers, M. Gibson, and T. Furukawa, "HfO<sub>2</sub> and HfAlO for CMOS: thermal stability and current transport," *IEDM Tech. Dig.*, 2001, pp. 463-466.
- Y. Yamamoto, K. Kita, and A. Toriumi, "Structural and electrical properties of HfLaOx films for an amorphous high-k gate insulator," *Appl. Phys. Lett.*, vol. 89, no. 3, pp. 032903-1-032903-3, 2006.
- [79] K. Kita, K. Kyuno, and A. Toriumi, "Permittivity increase of yttrium-doped HfO<sub>2</sub> through structural phase transformation," *Appl. Phys. Lett.*, vol. 86, no. 10, pp. 102906-1-102906-3, 2005.
- [80] Y. Zhao, K. Kita, K. Kyuno, and A. Toriumi, "Higher-k LaYOx films with strong moisture robustness," *Appl. Phys. Lett.*, vol. 89, pp. 252905-1-252905-3, 2006.
- [81] Y. Zhao, K. Kita, K. Kyuno, and A. Toriumi, "Bandgap enhance and electrical properties of La<sub>2</sub>O<sub>3</sub> film doped with Y<sub>2</sub>O<sub>3</sub> as high-*k* gate insulator," *Appl. Phys. Lett.*, vol. 94, pp. 042901-1-042901-3, 2009.
- [82] C.-K. Yang, C.-L. Lee, and T.-F. Lei, "Enhanced H<sub>2</sub>-plasma effects on polysilicon thin-film transistors with thin ONO gate-dielectrics," *IEEE Electron Device Lett.*, vol. 16, no. 6, pp. 228-229, June 1995.
- [83] J.-W. Lee, N.-I. Lee, J.-I. Han, and C.-H. Han, "Characteristics of polysilicon thin-film

transistor with thin-gate dielectric grown by electron cyclotron resonance nitrous oxide plasma," *IEEE Electron Device Lett.*, vol. 18, no. 5, pp. 172-174, May 1997.

- [84] M.-Y. Um, S.-K. Lee, and H.-J. Kim, "Characterization of thin film transistor using Ta<sub>2</sub>O<sub>5</sub> gate dielectric," in *Proc. Int. Workshop AM-LCD*, 1998, pp. 45-48.
- [85] Z. Jin, H. S. Kwok, and M. Wong, "High-performance polycrystalline SiGe thin-film transistors using Al<sub>2</sub>O<sub>3</sub> gate insulators," *IEEE Electron Device Lett.*, vol. 19, no. 12, pp. 502-504, Dec. 1998.
- [86] B.-F. Hung, K.-C. Chiang, C.-C. Huang, A. Chin, and S. P. McAlister, "High-performance poly-silicon TFTs incorporating LaAlO<sub>3</sub> as the gate dielectric," *IEEE Electron Device Lett.*, vol. 26, no. 6, pp. 384-386, June 2005.
- [87] S. J. Kang, K. B. Chung, D. S. Park, H. J. Kim, Y. K. Choi, M. H. Jang, M. Noh, and C. N. Whang, "Fabrication and characterization of the pentacene thin film transistor with a Gd<sub>2</sub>O<sub>3</sub> gate insulator," *Synth. Metals*, vol. 146, pp. 351-354, 2004.
- [88] Y. Liang, G. Dong, Y. Hu, L. Wang, and Y. Qiu, "Low-voltage pentacene thin-film transistors with Ta<sub>2</sub>O<sub>5</sub> gate insulators and their reversible light-induced threshold voltage shift," *Appl. Phys. Lett.*, vol. 86, pp. 132101-1-132101-3, 2005.
- [89] S. Yagniuma, J. Yamaguchi, K. Itaka, and H. Koinuma, "Pulsed laser deposition of oxide gate dielectrics for pentacene organic field-effect transistors," *Thin Solid Films*, vol. 486, pp. 218-221, 2005.
- [90] L. A. Majewski, R. Schroeder, and M. Grell, "One volt organic transistor," *Adv. Mater.*, vol. 17, no. 2, pp. 192-196, Jan. 2005.
- [91] K. Kang, M.-H. Lim, H.-G. Kim, Y. Choi, and I.-D. Kim, and J.-M. Hong, "Mn-doped Ba<sub>0.6</sub>Sr<sub>0.4</sub>TiO<sub>3</sub> high-k gate dielectric gate dielectric for low voltage organic transistor on polymer substrate," *Appl. Phys. Lett.*, vol. 87, pp. 242908-1-242908-3, 2005.
- [92] M. Kitamura and Y. Arakawa, "High-performance pentacene thin-film transistors with high dielectric constant gate insulator," *Appl. Phys. Lett.*, vol. 89, pp.

223525-1-223525-2, 2006.

- [93] H.-C. Pao and C.-T. Sah, "Effects of diffusion current on characteristics of metal-oxide (insulator)-semiconductor transistors," *Solid-State Electron.*, vol. 9, no. 10, pp. 927-937, May 1966.
- [94] J. R. Brews, "A charge sheet model of the MOSFET," *Solid-State Electron.*, vol. 21, pp. 345-352, 1978.
- [95] G. Horowitz, R Hajlaoui, H Bouchriha, R. Bourguiga, and M. Hajlaoui, "The concept of "threshold voltage" in organic field-effect transistors," *Adv. Mater.*, vol. 10, no. 12, pp. 923-927, Oct. 1998.
- [96] S. Wolf and R. N. Tauber, *Silicon Processing for the VLSI Era, Vol. 1: Process Technology*, Lattice Press; 2rd Ed., 1999.
- [97] Y.-K. Jeong, S.-J. Won, D.-K. Jwon, M.-W. Song, W.-H. Kim, O.-H. Park, J.-H. Jeong, H.-S. Oh, H.-K. Kang, and K.-P. Suh, "High quality high-k MIM capacitors by Ta<sub>2</sub>O<sub>5</sub>/HfO<sub>2</sub>/Ta<sub>2</sub>O<sub>5</sub> multilayered dielectric and NH<sub>3</sub> plasma interface treatments for mixed-signal/RF applications," in *Symp. VLSI Tech. Dig.*, 2004, pp. 222-223.
- [98] K.-C. Chiang, C.-C. Huang, A. Chin, G.-L. Chen, W.-J. Chen, Y.-H. Wu, and S. P. McAlister, "High-performance SrTiO<sub>3</sub> MIM capacitors for analog applications," *IEEE Trans. Electron Devices*, vol. 53, no. 9, pp. 2312-2319, Sept. 2006.
- [99] C. D. Dimitrakopoulos, A. R. Brown, and A. Pomp, "Molecular beam deposited thin films of pentacene for organic field effect transistor applications," *J. Appl. Phys.*, vol. 80, pp. 2501-2508, 1996.
- [100] I. V. K. Rao, S. Mandal, and M. Katiyar, "Effect of pentacene deposition rate on device characteristics of top contact organic thin film transistors," *Intl. Workshop on Phys. of Semiconductor Devices (IWPSD)*, 2007, pp. 625-627.
- [101] S. J. Kang, M. Noh, D. S. Park, H. J. Kim, C. N. Whang, C. H. Chang, "Influence of postannealing on polycrystalline pentacene thin film transistor," *J. Appl. Phys.*, vol. 95,

pp. 2293-2296, 2004.

- [102] D. L. Smith, *Thin-Film Deposition: Principles and Practice*, McGraw-Hill Professional; 1st Ed., 1995.
- [103] H. Xiao, Introduction to Semiconductor Manufacturing Technology, Prentice Hall; United States Ed., 2000.
- [104] Material Safety Data Sheet (MSDS) of pentacene provided by Aldrich Chemical Company.
- [105] Y. Zhao, K. Kita, K. Kyuno, and A. Toriumi, "Higher-k LaYOx films with strong moisture resistance," *Intl. Conf. on Solid-State and Integrated Circuit Tech. (ICSICT)*, 2006, pp. 427-429.
- [106] A. Toriumi, K. Kita, K. Tomida, Y. Zhao, J. Widiez, T. Nabatame, H. Ota, and M. Hirose, "Materials science-based device performance engineering for metal gate high-k CMOS," in *IEDM Tech. Dig.*, 2007, pp. 53-56.
- [107] B. V. Crist, Handbook of Monochromatic XPS Spectra, The Elements of Native Oxides, Wiley, 2000.
- [108] I.-W. Wu, W. B. Jackson, T.-Y. Haung, A. G. Lewis, and A. Chiang, "Mechanism of device degradation in n- and p-channel polysilicon TFT's by electrical stressing," *IEEE Electron Device Lett.*, vol. 11, no. 4, pp. 74-76, Apr. 1990.
- [109] M. Hack, A. G. Lewis, and I.-W. Wu, "Physical models for degradation effects in polysilicon thin-film transistors," *IEEE Trans. Electron Devices*, vol. 40, no. 5, pp. 890-897, May 1993.
- [110] F. V. Farmakis, J. Brini, G. Kamarinos, and C. A. Dimitriadis, "Anomalous turn-on voltage degradation during hot-carrier stress in polycrystalline silicon thin-film transistors," *IEEE Electron Device Lett.*, vol. 22, no. 2, pp. 74-76, Feb. 2001.
- [111] M. Hack, I.-W. Wu, T. J. King, and A. G. Lewis, "Analysis of leakage currents in poly-silicon thin film transistors," in *IEDM Tech. Dig.*, 1993, pp. 385-388.

- [112] K. R. Olasupo and M. K. Hatalis, "Leakage current mechanisms in sub-micron polysilicon thin-film transistors," *IEEE Trans. Electron Devices*, vol. 43, no. 8, pp. 1218-1223, Aug. 1996.
- [113] L. Pauling, *The Nature of the Chemical Bond and the Structure of Molecules and Crystals*, Cornell University Press; 3rd Ed., New York, 1960.
- [114] T. Takahashi, T. Nishimura, L. Chen, S. Sakata, K. Kita, and A. Toriumi, "Proof of Ge-interfacing concepts for metal/high-k/Ge CMOS – Ge-intimate material selection and interface conscious process flow," in *IEDM Tech. Dig.*, 2007, pp. 385-388.
- [115] L. I. Maissel and R. Glang, Handbook of Thin Film Technology, McGraw-Hill, Inc., New York, 1970.
- [116] Y. H. Jeong, J. B. Lim, S. Nahm, H.-J. Sun, and H. J. Lee, "High-performance metal-insulator-metal capacitors using amorphous BaTi4O<sub>9</sub> thin film," *J. Electrochem. Soc.*, vol. 154, no.2, pp. H74-H77, 2007.
- [117] G. Wang, D. Moses, A. J. Heeger, H.-M. Zhang, M. Narasimhan, and R. E. Demaray, "Poly(3-hexylthiophene) field-effect transistors with high dielectric constant gate insulator," J. Appl. Phys., vol. 95, no. 1, pp. 316-322, 2004.
- [118] I. Yagi, K. Tsukagoshi, and Y. Aoyagi, "Modification of the electric conduction at the pentacene/SiO<sub>2</sub> interface by surface termination of SiO<sub>2</sub>," *Appl. Phys. Lett.*, vol. 86, pp. 103502-1-103502-3, 2005.
- [119] H.-L. Cheng, Y.-S. Mai, W.-Y. Chou, and L.-R. Chang, "Influence of molecular structure and microstructure on device performance of polycrystalline pentacene thin-film transistors" *Appl. Phys. Lett.*, vol. 90, pp. 171926-1-171926-3, 2007.
- [120] A. Salleo, M. L. Chabinyc, R. A. Street, and M. S. Yang, "Polymer thin-film transistors with chemically modified dielectric interfaces," *Appl. Phys. Lett.*, vol. 81, no. 23, pp. 4383-4385, 2002.
- [121] G. Gu, M. G. Kane, J. E. Doty, and A. H. Firester, "Electron traps and hysteresis in

pentacene-based organic thin-film transistors," Appl. Phys. Lett., vol. 87, pp. 243512-1-243512-3, 2005.

- [122] M. Popa and M. Kakihana, "Praseodymium oxide formation by thermal decomposition of a praseodymium complex," *Solid State Ionics*, vol. 141-142, pp. 265-272, May 2001.
- Y. Borchert, P. Sonstrom, M. Wilhelm, H. Borchert, and M. Baumer, "Nanostructured praseodymium oxide: preparation, structure, and catalytic properties," *J. Phys. Chem. C*, vol. 112, no. 8, pp. 3054-3063, 2008.



## Vita

Name: Chih-Kang Deng

Sex: Male

Birth Date: Aug. 28, 1977

Address: 3F, No. 17, Zhonggang 3rd St., Xinzhuang City, Taipei County, Taiwan

Education:

B. S. Degree, Department of Electronics Engineering, National Chiao-Tung University (Sept. 1996 to June 2000)

M. S. Degree, Institute of Electronics, National Chiao-Tung University

(Sept. 2000 to June 2002)

Ph. D. Degree, Institute of Electronics, National Chiao-Tung University

(Sept. 2002 to June 2009)

Subject of Dissertation:

Fabrication and Characterization of the Thin-Film Transistors With High- $\kappa$  Gate Dielectrics



## **Publication List**

- 1. <u>C.-K. Deng</u>, C.-H. Cheng, and B.-S. Chiou, "Low-voltage organic thin-film transistor with high-k LaYO<sub>X</sub> gate insulator," *ECS Trans.*, vol. 16, no. 9, pp. 231-235, Sept. 2008.
- C.-H. Cheng, H.-H. Hsu, <u>C.-K. Deng</u>, A. Chin, C.-P. Chou, "Improved lower electrode oxidation of high-k TiCeO metal-insulator-metal capacitors by using a novel plasma treatment," *ECS Trans.*, vol. 16, no. 5, pp. 323-333, Mar. 2008.
- <u>C.-K. Deng</u>, H.-R. Chang, and B.-S. Chiou, "The electrical properties of high-k praseodymium oxide polycrystalline silicon thin-film transistors with nitrogen implantation," *Jap. J. Appl. Phys.*, vol. 47, no. 2, pp. 853-856, Feb. 2008.
- C.-W. Chang, <u>C.-K. Deng</u>, J.-J. Huang, T.-Y. Wang, and T.-F. Lei, "Electrical enhancement of polycrystalline silicon thin-film transistors using fluorinated silicate glass passivation layer," *Jap. J. Appl. Phys.*, vol. 47, no. 2, pp. 847-852, Feb. 2008.
- C.-W. Chang, <u>C.-K. Deng</u>, J.-J. Huang, H.-R. Chang, and T.-F. Lei, "High-performance poly-Si TFTs with Pr<sub>2</sub>O<sub>3</sub> gate dielectric," *IEEE Electron Device Lett.*, vol. 29, no. 1, pp. 96-98, Jan. 2008.
- C.-W. Chang, <u>C.-K. Deng</u>, J.-J. Huang, H.-R. Chang, and T.-F. Lei, "Characteristics of Pr<sub>2</sub>O<sub>3</sub> gate dielectric thin-film transistors fabricated on fluorine-ion-implanted polysilicon films," *Electrochem. and Solid State Lett.*, vol. 10, no. 11, pp. J143-J145, Nov. 2007.
- C.-W. Chang, <u>C.-K. Deng</u>, H.-R. Chang, C.-L. Chang, and T.-F. Lei, "A simple spacer technique to fabricate Poly-Si TFTs with 50-nm nanowire channels," *IEEE Electron Device Lett.*, vol. 28, no. 11, pp. 993-995, Nov. 2007.
- <u>C.-K. Deng</u> and M.-D. Ker, "ESD robustness of thin-film devices with different layout structures in LTPS technology," *Microelectron. Reliabil.*, vol. 46, no. 12, pp. 2067-2073, Dec. 2006.
- 9. M.-D. Ker, <u>C.-K. Deng</u>, and J.-L. Huang, "On-panel output buffer with offset compensation technique for data driver in LTPS technology," *IEEE/OSA J. Disp. Tech.*,

vol. 2, no. 2, pp. 153-159, June 2006.

- K.-M. Chang, Y.-H. Chung, <u>C.-G. Deng</u>, Y.-F. Chung, and J.-H. Lin, "Characterization of the novel polysilicon TFT with a subgate coupling structure," *IEEE Trans. Electron Devices*, vol. 49, no. 4, pp. 564-567, Apr. 2002.
- S.-H. Wu, <u>C.-K. Deng</u>, and B.-S. Chiou, "Stabilities of La<sub>2</sub>O<sub>3</sub> metal-insulator-metal capacitors under constant voltage stress," Accepted to be published in *Proc. of 2009 International Conference on Solid State Devices and Materials (SSDM)*.
- <u>C.-K. Deng</u>, H.-R. Chang, and B.-S. Chiou, "The electrical properties of high-k Pr<sub>2</sub>O<sub>3</sub> thin-film transistors with nitrogen implanted polysilicon films," *Proc. of the 14th International Display Workshops (IDW*), Sapporo, Japan, Dec. 5-7, 2007, pp. 1845-1848.
- <u>C.-K. Deng</u>, M.-D. Ker, J.-Y. Chung, and W.-T. Sun, "Optimization on layout structures of LTPS TFTs for on-panel ESD protection design," *Proc. of 2006 International Conference on Solid State Devices and Materials (SSDM)*, Yokohama, Japan, Sept. 12-15, 2006, pp. 600-601.
- M.-D. Ker, <u>C.-K. Deng</u>, and J.-L. Huang, "On-panel design technique of threshold voltage compensation for output buffer in LTPS technology," *Proc. of 2005 International Symposium for Information Display (SID)*, Boston, Massachusetts, USA, May 22-27, 2005, pp. 288-291.
- <u>C.-K. Deng</u>, M.-D. Ker, S.-C. Yang, and Y.-M. Tasi, "Degradation of LTPS thin-film transistors during continue ESD stress by transmission line pulses," *Proc. of 2004 International Conference on Electromagnetic Applications and Compatibility (ICEMAC)*, Taipei, Taiwan, Oct. 14-15, 2004.
- M.-D. Ker, <u>C.-K. Deng</u>, S.-C. Yang, Y.-M. Tasi, "Test structures to verify ESD robustness of on-glass devices in LTPS technology," Proc. of 2005 *International Conference on Microelectronic Test Structures* (*ICMTS*), Awaji Japan, Mar. 25, 2004, pp. 13-17.
- 17. M.-D. Ker, C.-K. Deng, T.-K. Tseng, S.-C. Yang, A. Shih, and Y.-M. Tasi, "Degradation

of LTPS-TFT devices caused by electrostatic discharge," *Proc. of the 10th International Display Workshops* (*IDW*), Fukuoka, Japan, Dec. 3-5, 2003, pp. 407-410.

- M.-D. Ker, <u>C.-K. Deng</u>, and W.-T. Sun, "Electrostatic discharge protection structure and electrostatic discharge protection device for a liquid crystal display, and method of making the same," US Patent Application Number 20080094533.
- M.-D. Ker, <u>C.-K. Deng</u>, and T.-K Tseng, and S.-C. Yang, "ESD protection device with thick poly film and method for forming the same," US Patent Application Number 20060231896.
- Y.-H. Li, S.-C. Yang, A. Shih, M.-D. Ker, T.-K. Tseng, and <u>C.-K. Deng</u>, "Method and structure of diode," US Patent 7,064,418, June 20, 2006.
- A. Shih, M.-D. Ker, <u>C.-K. Deng</u>, and T.-K. Tseng, "Electrostatic discharge protection having thick film polycrystalline silicon, electronic device and its manufacturing method," Japan Patent JP2004349469A2, Dec. 9, 2004.
- 22. M.-D. Ker, <u>C.-K. Deng</u>, and T.-K Tseng, and A. Shih, "The method to fabricate the structure of high-performance thin-film transistor," **ROC Patent #243482**, Nov. 11, 2005.
- M.-D. Ker, <u>C.-K. Deng</u>, and T.-K Tseng, A. Shih, and S.-C. Yang, "ESD protection device with thick poly film and method for formation the same," ROC Patent #584953, Apr., 2005.
- 24. 柯明道、<u>鄧至剛</u>、孫文堂,"靜電放電防護架構、元件及元件的製作方法,"中國大陸 發明專利, 申請號 200810003207.9, 公開號 CN 101221943A, July 16, 2008.
- 25. 柯明道、鄧至剛, "具有靜電放電防護能力的主動元件陣列基板," 中國大陸發明專利,
   申請號 200610149600.X, 公開號 CN 101192379A, June 4, 2008.