# Chapter 5

# Mobility Enhancement of Polysilicon Thin-Film Transistor using Nanowire Channels by Pattern-dependent Metal-Induced Lateral Crystallization

#### **Abstract**

A method for enhancing the mobility of the polysilicon thin-film transistor (poly-Si TFT) by pattern-dependent metal-induced-lateral-crystallization (PDMILC) using nanowire channels was demonstrated and characterized. The experimental results indicate that the field-effect mobility of PDMILC TFT was enhanced as the channel width decreased, because the lateral length of its poly-Si grain was increased. The ten nanowire channels (M10) PDMILC poly-Si TFT had the greatest field-effect mobility of 109.34 cm<sup>2</sup>/Vs and the smallest subthreshold swing (SS) of 0.23 V/dec at the gate length of 2 um. The field-effect mobility also increased with the decline in the gate length in the M10 PDMILC poly-Si TFT device, because the number of poly-Si grain boundary defects was reduced.

## **5.1 Introduction**

The main benefit of applying polysilicon thin-film transistors (poly-Si TFTs) in the active matrix liquid crystal display (AMLCDs) is the greatly improved carrier mobility (larger than 10 cm<sup>2</sup>/Vs) in the poly-Si film, the capacity to integrate the pixel switching elements and the capacity to integrate the panel array and the peripheral driving circuit on the same substrates. 1-3 bring the era of system-on-panel (SOP). For making high performance poly-Si thin film transistors (TFTs), low-temperature recrystallization for poly-Si thin-film technology is required for the realization of commercial flat-panel displays (FPD) on inexpensive glass substrates, since the maximum process temperature is less than 600 °C. There three major low-temperature amorphous-Si crystallization methods for producing high-performance poly-Si thin films are solid phase crystallization (SPC)<sup>4</sup>, excimer laser crystallization (ELC)<sup>5</sup> and metal-induced lateral crystallization (MILC). 6-10. MILC technology was originally developed as a low-temperature crystallization technique, and it is superior because, unlike ELC, it is a low-cost batch process and unlike SPC, it yields a higher quality poly-Si thin film.

However few reports on MILC poly-Si TFT have addressed the effects of the device dimensions on the field-effect mobility. Besides, the applications of TFTs are mainly limited to low-temperature flat-panel displays because the grain boundaries in

the channel region substantially degrade performance. The electrical properties of the TFTs can be improved by enlarging the grains, and the number of grain boundaries in the channel region can be minimized <sup>11, 12</sup>. Therefore, in this work, we develop a series of multi-channel with different widths pattern-dependent MILC TFTs (PDMILC TFTs) to study the relationship between the device dimensions and the field-effect mobility.

In this work, a series of PDMILC TFTs, with a gate length of 2 um, consisting of ten strips of 67 nm wire channels (M10) TFT, five strips of 0.18 um channels (M5) TFT, two strips of 0.5 um channels (M2) TFT and a single-channel structure (S1) with width of 1 um TFT, were fabricated, as listed in Table I. Figure 1a shows schematic plot of PDMILC TFT with source, drain, gate, nanowire channels, contact holes and MILC seeding window. Figure 1b shows cross-section view of PDMILC TFT, which was a conventional top-gate offset MOSFET structure.

#### **5.2 Device structure and fabrication**

6-inch p-type single crystal silicon wafers were coated with 400 nm-thick SiO<sub>2</sub> as the starting materials. Undoped 50 nm-thick amorphous-Si (a-Si) layer were deposited by low-pressure chemical vapor deposition (LPCVD) at 550 <sup>0</sup>C. Then the active islands, including source, drain and ten nanowire channels were patterned by Electron Beam lithography (EBL) and transferred by reactive ion etching (RIE). After defining the active region, the 25 nm-thick tetra-ethyl-ortho-silicate oxide

(TEOS-SiO<sub>2</sub>) was deposited by LPCVD as gate insulator. Then, 150 nm-thick undoped poly-Si films were deposited immediately on the gate oxide by LPCVD. The poly-Si layers were patterned by EBL and transferred by RIE to define the gate electrode. After gate formation, a 100 nm-thick TEOS-SiO<sub>2</sub> layer as passivation layer was deposited by LPCVD. Then, the MILC seeding window and contact holes were patterned by EBL and transferred by RIE in the same mask process. Then, a thin 10 nm-thick nickel (Ni) layer was deposited by physical vapor deposition (PVD). The MILC crystallization was carried out at 550 °C for 48 hrs in an N<sub>2</sub> ambient. The average lateral crystallization length was about 30 um (Fig. 2b). After long time annealing, the unreacted nickel on passivative TEOS-SiO<sub>2</sub> were removed by H<sub>2</sub>SO<sub>4</sub> solution at 120  $^{0}$ C with 10 min. Phosphorus ions at a dose of 5 × 10  $^{15}$  cm<sup>-2</sup> were implanted through the passivative TEOS-SiO<sub>2</sub> to form the n+ gate, source/drain regions and the self-aligned offset region of 0.1 um width were formation in the same process step (Fig. 1b). Then, the dopants were activated by rapid thermal annealing (RTA) at 850 °C with 30 sec. The 300 nm-thick aluminum (Al) layer was deposited by physical vapor deposition (PVD) and patterned for source, drain and gate metal pads. Then, the finished devices were sintered at 400 °C for 30 minutes in an N<sub>2</sub>. ambient. Finally, each device was passivated by NH<sub>3</sub> plasma treatment for 2 hours at 300 °C.

#### **5.3** Results and discussion

V:

Figure 2a shows scanning electron microscopy (SEM) photography of active pattern of M10 TFT with the source, the drain, ten nanowire channels and MILC seeding window. The inset SEM photography depicts a magnified area of ten nanowire channels in the TFT, each of which is 67 nm wide. Figure 2b shows SEM photography of active channel of single-channel MILC poly-Si TFT grain structure after Secco etching<sup>13</sup>. The average poly-Si lateral grain size is about 250 nm. The inset optical microscopy photography in Fig. 2b depicts a MILC length of 30 um, which is longer than 16 um (Fig. 1a) to promise the whole active channel was crystallized by MILC process. Figure 2c shows SEM photography of grain structure in one of ten nanowire MILC poly-Si TFT (M10) after Secco solution etching. The average poly-Si lateral grain size is about 520 nm in M10 TFT, which is larger than those of S1 TFT. This result reveals that the nanowire of M10 TFT enhanced the poly-Si grain growth laterally during the MILC process. Figure 3 compares the transfer curves and the field-effect mobility of a series of PDMILC TFT of multi-channel with different widths at the gate length (L) of 2 um. The field-effect mobility ( $\mu_{FE}$ ) was extracted from the peak linear trans-conductance ( $g_m$ ) at  $V_d = 0.1$ 

$$\mu_{FE} = \frac{L}{C_{ox} \cdot W \cdot V_{d}} g_{m} \tag{1}$$

The results in Fig. 3 reveal that the  $\mu_{FE}$  of PDMILC TFT was enhanced with each channel width decreasing. The M10 TFT had the highest  $\mu_{FE}$  value of 107.79 cm<sup>2</sup> / Vs, which was almost triple the S1 TFT of 46.62 cm<sup>2</sup> / Vs. According to the poly-Si TFT mobility model <sup>14</sup>, the effective field-effect mobility ( $\mu_{FE}$ ) is given by,

$$\mu_{FE} = \mu_G \frac{1}{1 + (\mu_G / \mu_{GB})[(nL_{GB}) / L] \exp(qV_b / kT)}$$
(2)

 $\mu_{FE}$  effective field-effect mobility;

 $L_{GB}$  average grain boundary length;

 $n = L/L_G$  average grain-boundary number;

 $L_G$  average intra-grain length.

The results reveal that during the MILC process, the poly-Si grain lateral length ( $L_G$ ) increases as the channel width declines. Therefore, the average grain–boundary number (n) was reduced, and the mobility was increased. Moreover, M10 TFT had the highest  $\mu_{FE}$ . During the MILC process, a nanowire width of 67 nm strongly limited the growth of poly-Si grains in the z-direction (Fig. 1a) than others TFTs. Therefore, the poly-Si grains tended to grow laterally in the x-direction, becoming large, as shown in Fig. 2c. For investigation of device performance uniformity, each dimension including three TFTs in different areas on the 6-inch wafer were characterized. Table II lists all of the poly-Si TFTs parameters with average and

standard deviation value, including the field-effect mobility ( $\mu_{FE}$ ), the threshold voltage ( $V_{th}$ ) and the subthreshold swing (SS). The values of Table II indicate that the  $\mu_{FE}$  is uniform distribution of this PDMILC fabrication. Notably, the grain enhancement in M10 TFT not only increased  $\mu_{FE}$ , but also reduced SS to 0.23 V/dec. The parameter SS is directly related to the total trap states density ( $N_T$ ) by, <sup>15</sup>

$$SS = (\frac{kT}{q})\ln 10(1 + \frac{q^2 t_{Si} N_T}{C_{OX}})$$
(3)

where kT is thermal energy,  $C_{ox}$  is the gate oxide capacitance per unit area and  $t_{Si}$  is the poly-Si layer thickness. Thus, the decline of SS as the channel width decreased reveals that increasing the lateral size of the poly-Si grain reduces  $N_T$ .

Figure 4 plots  $\mu_{FE}$  average and stand deviation value versus the gate length, for a particular M10 TFT structure. When the TFTs' channel width dimensions were equal, the mobility substantially increased as the gate length was reduced. These results suggest that the number of poly-Si grain boundary defects decreased, as the gate length was reduced <sup>7</sup>.

## **5.4 Conclusion**

A method of enhancing the mobility of poly-Si TFTs using nanowire channels by pattern-dependent metal-induced lateral crystallization was proposed and the TFTs fabricating using such a method were characterized. The pattern-dependent metal-induced lateral crystallization of poly-Si TFTs increased the field-effect

mobility by reducing the channel width. The PDMILC poly-Si TFT with the ten nanowire channels (M10) has the highest field-effect mobility and the lowest subthreshold swing. This method of fabrication of PDMILC TFTs with enhanced mobility is easily implemented; involves no additional mask and is compatible with CMOS technology. Such a PDMILC TFT is thus highly suitable for use in future system-on-panel (SOP) applications and three-dimensional (3-D) integrated circuits applications.

## References

- [1] K. Nakazawa, J. Appl. Phys, **69**, 1703, (1991).
- [2] T. J. King and K. C. Saraswat, IEEE Electron Device Lett., 13, 309, (1992).
- [3] H. Kuriyama, S. Kiyama, S. Noguchi, T. Kuahara, S. Ishida, T. Nohda, K. Sano, H. Iwata, S. Tsuda, and S. Nakano, IEDM Tech. Dig, **91**, 563, (1991).
- [4] N. Yamauchi and R. Reif, J. Appl. Phy., **75**, 3235, (1994).
- [5] H. J. Kim and J. S. Im, Appl. Phys. Lett., **68**, 1513, (1996).
- [6] S. W. Lee and S. K. Joo, IEEE Electron Device Lett., 17, 160, (1996).
- [7] H. Wang, M. Chan, S. Jagar, V. M. C. Poon, M. Qin, Y. Wang and P. K. Ko, IEEE Trans. Electron Devices, 47, 1580, (2000).
- [8] Z. Meng, M. Wang, and M. Wong, IEEE Trans. Electron Devices, 47, 404, (2000).

- [9] T. K. Kim, G. B. Kim, B. I. Lee, and S. K. Joo, IEEE Electron Device Lett., **21**, 347, (1996).
- [10] V. W. C. Chan and P. C. H. Chan, IEEE Electron Device Lett., 22, 80, (2001).
- [11] T. Unagami, and O. Kogure, IEEE Trans. Electron Devices, 35, 1986, (1988).
- [12] Y. C. Wu, T. C. Chang, C. Y. Chang, C. S. Chen, C. H. Tu, P. T. Liu, H. W. Zan, and Y. H. Tai, Appl. Phys. Lett., 84, 3822, (2004).
- [13] H. Youman, ICSE Proceedings (1998).
- [14] F. V. Farmakis, J. Brini, G. Kamarinos, C. T. Angelis, C. A. Dimitriadis, and M. Miyasaka, IEEE Trans. Electron Devices, **48**, 701, (2001).
- [15] C. A. Dimitriadis, J. Appl. Phys, 88, 3624, (2000).

Table 5-1. Devices dimension of S1, M2, M5 and M10 PDMILC poly-Si TFTs. All devices have the same active channel thickness of 50 nm, gate TEOS-oxide thickness of 25 nm and gate length of 2 um.

| Device    | Gate length | Channel | Each channel | Effective channel         |
|-----------|-------------|---------|--------------|---------------------------|
| name      | (L)         | number  | width (W)    | width (W <sub>eff</sub> ) |
| <u>S1</u> | 2 um        | 1       | 1 um         | 1 um                      |
| M2        | 2 um        | 2       | 0.5 um       | 1 um                      |
| M5        | 2 um        | 5       | 0.18 um      | 0.9 um                    |
| M10       | 2 um        | 10      | 67 nm        | 0.67 um                   |







Fig. 5-1. (a) Schematic plot of PDMILC M10 poly-Si TFT with source, drain, gate, ten nanowire channels, contact holes and MILC seeding window. The distance between the MILC seeding window edge and middle of active channel is 16 um. (b) Cross-section view of PDMILC TFT, which was a conventional MOSFET with offset structure.



Fig. 5-2. (a) Scanning electron microscopy (SEM) photograph of active pattern with the source, the drain, ten nanowire channels and MILC seeding window. The inset SEM photography shows the each nanowire width of 67 nm. (b) SEM photography of poly-Si grain structure in active channel of S1 MILC poly-Si TFT after Secco solution etching. The average poly-Si lateral grain size is 250 nm. The inset optical microscopy photography depicts a MILC length of 30 um. (c) SEM photography of grain structure in one of ten nanowire MILC poly-Si TFT (M10) after Secco etching. The poly-Si lateral grain length is 520 nm.



Fig. 5-3. Transfer  $I_d$  -  $V_g$  curves (left) and field-effect mobility ( $\mu_{FE}$ ) (right) of a series of PDMILC TFT of multi-channel with different widths at the gate length of 2 um.

Table 5-2. Device parameters average and standard deviation value of M10, M5, M2 and S1 TFTs with gate length (L) of 2 um. The  $V_{th}$  is defined as the gate voltage required to achieve a normalized drain current of  $I_d / (W/L) = 10^{-8}$  A at  $V_d = 0.1$  V.

| Device name | $\mu_{FE}$ (cm <sup>2</sup> /Vs) | $V_{th}$ (V)     | SS (V/dec.)     |
|-------------|----------------------------------|------------------|-----------------|
| S1          | 46.41 ± 0.41                     | $-0.55 \pm 0.20$ | $0.73 \pm 0.13$ |
| M2          | 53.79 ± 1.16                     | $-0.59 \pm 0.41$ | $0.63 \pm 0.06$ |
| M5          | 65.69 ± 1.99                     | $-0.37 \pm 0.14$ | $0.70 \pm 0.15$ |
| M10         | 109.34 ± 1.46                    | -0.34 ± 0.03     | 0.23 ±0.02      |



Fig. 5-4. Field-effect mobility ( $\mu_{FE}$ ) average and standard deviation value versus the gate length, for a particular M10 TFT (W = 67 nm  $\times$  10) structure.