### 國立交通大學

電子物理學系電子物理研究所

### 碩士論文



# Strain Dependence of Mobility Enhancement in Local Strained Channel nMOSFETs

研究生:呂宗宜

指導教授: 趙天生 博士

中華民國九十三年六月

### 利用區域性應力通道提高電子遷移率之 n型金氧半場效電晶體

# Strain Dependence of Mobility Enhancement in Local Strained Channel nMOSFETs

研 究 生:呂宗宜 指導教授:趙天生 博士 Student : Tsung-Yi Lu Advisor : Dr. Tien-Sheng Chao



A Thesis Submitted to Institute of Electrophysics National Chiao Tung University In Partial Fulfillment of the Requirements for the Degree of Master of Science In Electrophysics

June 2004 HsinChu, Taiwan, Republic of China

中華民國 九十三 年 六 月

摘要

在本篇論文的研究中,我們利用控制電子通道中應力的技術來製作 n 型金氧半場效應電晶體,電子通道中應力的主要來源是利用在元件 製作完成後覆蓋一層 SiN 薄膜,利用 SiN 薄膜本身具有的高應力特性 來控制電子通道中應力的大小,進而達到改善電子遷移率的目的,我 們可以經由控制不同厚度的 SiN 薄膜達到對電子遷移率不同程度的 改善,另一方面,元件的起始電壓也可以經由改變 SiN 薄膜的厚度來 做調整,增加元件的應用範圍。此外,我們利用非晶砂及複晶矽兩種 堆疊的結構來製作元件的閘極,這種結構的優點主要是可以增加電子 通道中應力的大小,使電子遷移率的增加幅度能夠更加顯著,我們發 400000 現同時利用閘極堆疊結構及在元件覆蓋 SiN 薄膜這兩種方式,可以有 效提昇元件的電流驅動能力達 17%,我們相信利用控制電子通道中應 力的大小來改善電流驅動能力在未來 CMOS 元件技術的發展上將扮 演非常重要的角色。

III

#### Strain Dependence of Mobility Enhancement in

Local strained Channel nMOSFETs

Student: Tsung-Yi Lu Advisors: Dr. Tien-Sheng Chao

Department of Electrophysics & Institute of Electrophysics

National Chaio Tung University

#### Abstract

A local strained channel nMOSFETs has been fabricated by a stress control technique utilizing a strained poly silicon gate. It utilizes heavy mechanical stress produced by SiN-capping layer. We experimentally demonstrate the improvement of current drivability of nMOSFETs with control the stress to the channel region. The drain current is improved 17% compared to that of the conventional devices. The 4411111 current drivability can be enhanced by controlling the thickness of SiN-capping layer. We believe that the performance changes are caused by changes of the electron mobility. We also demonstrated the threshold voltage can be tunable with different thickness of the SiN layer. Moreover, the stack of amorphous and poly silicon gate is estimated to increase the strain in the channel region more than the single-poly-silicon gate structure. We found that the strain dependence of mobility enhancement will become significant by using both SiN-capping layer and stack of amorphous silicon gate structures.

#### 誌謝

僅以此論文獻給我的父母及家人,感謝他們在我一度迷失人生方向時扶持我 繼續向前,支持與鼓勵我順利完成學業。

我要特別感謝指導教授趙天生博士的指導與教誨,受教於趙教授這兩年期 間,讓我在獨立思考及專業知識上都有所成長,其創新與嚴謹的研究精神更是令 人印象深刻,謝謝他對我的細心指導與鼓勵,在此致上我最高的敬意。

我也相當感謝我的大學老師葉義生博士及吳坤憲博士,啟發及引導我進入半 導體領域,感謝他們對我的教導及協助,我銘感五內。

此外,我也非常感謝李耀仁學長在專業知識及量測技術上給我的一切協助與 指導,同時也感謝林育信、吳家豪、羅文政及郭伯儀學長在這段期間給我的關懷 與協助,在此表達我的感激。

我也相當感謝國家奈米元件實驗室巫振榮先生及彭馨誼小姐在製程技術上 給予我的一切協助與支援,並感謝所有曾經幫助我的前輩們,讓我能順利完成實 驗工作。

感謝與我一起走過這段日子的研究夥伴, 吳明勳、黃宗彬、謝松齡、湯乾紹 及何佩倉以及實驗室的學弟妹們, 感謝他們這段時間的陪伴與鼓勵, 我會永遠銘 記在心。

最後,我非常感謝林珀延小姐在這些年來對我的關懷與扶持,謝謝她一路陪 我走過漫長的求學生涯並陪我渡過重重難關,願將這份榮耀獻給她及我最親愛的 家人。

#### 呂宗宜

#### 誌于 風城交大 2004

### Contents

| Chapter 1 Introduction1                                               |    |  |  |
|-----------------------------------------------------------------------|----|--|--|
| 1-1 General Background                                                | 1  |  |  |
| 1-2 Thesis Organization                                               | 5  |  |  |
| Thapter 2 Device Fabrication                                          | 7  |  |  |
| Chapter 3 Results and Discussion                                      | 10 |  |  |
| 3-1 Single-poly-Si gate structure with different thickness            |    |  |  |
| of SiN-capping layer                                                  | 10 |  |  |
| <b>3-2 Stack of <i>a</i>-Si and poly-Si gate with fixed thickness</b> |    |  |  |
| of SiN-capping layer                                                  | 29 |  |  |
| 3-3 Stack of 500Å <i>a</i> -Si gate structure with different thicknes | SS |  |  |

| 5-5 Stack of 500A a-51 gate structure with unrerent unckness |
|--------------------------------------------------------------|
| of SiN-capping layer                                         |
| 3-4 Comparison of mobility enhancement                       |
| in different strained structures55                           |

| Chapter 4 Summar | y and | Conclusion | .65 |
|------------------|-------|------------|-----|
|------------------|-------|------------|-----|

| Reference |
|-----------|
|-----------|

#### **Figure captions**

#### **Chapter 2**

Fig. 2-1 Schematic cross section of the local strained channel nMOSFET.

#### Chapter 3

Fig. 3-1 I<sub>d</sub>-V<sub>g</sub> characteristics for different thickness of SiN-capping layer.

Fig. 3-2 Transconductance for different thickness of SiN-capping layer.

Fig. 3-3 Output characteristics for different thickness of SiN layer.

Fig. 3-4 Threshold voltage for different thickness of SiN-capping layer.

- Fig. 3-5 Measured C-V profile for different thickness of SiN layer in 10 μm channel length devices.
- Fig. 3-6 Measured C-V profile for different thickness of SiN layer in 5  $\mu$ m

channel length devices.

Fig. 3-7  $V_{th}$  roll-off characteristics for different thickness of SiN layer.

Fig. 3-8 Junction resistance for different thickness of SiN-capping layer.

- Fig. 3-9 Junction leakage current for different thickness of SiN-capping layer.
- Fig. 3-10 Charge pumping current for different thickness of SiN layer (2MHZ).
- Fig. 3-11 Charge pumping current for different thickness of SiN layer (1MHZ).
- Fig. 3-12 Interface state density for different thickness of SiN-capping layer.
- Fig. 3-13 Channel hot carrier characteristics for different SiN thickness.

Fig. 3-14 Channel hot carrier characteristics for different SiN thickness.

Fig. 3-15 I<sub>d</sub>-V<sub>g</sub> characteristics for different thickness of *a*-Si layer.

Fig. 3-16 Transconductance for different thickness of *a*-Si layer.

Fig. 3-17 I<sub>d</sub>-V<sub>d</sub> characteristics for different thickness of *a*-Si layer.

Fig. 3-18 Threshold voltage for different thickness of *a*-Si layer.

Fig. 3-19 Charge pumping current for different thickness of *a*-Si layer (2MHZ).

Fig. 3-20 Charge pumping current for different thickness of *a*-Si layer (1MHZ).

Fig. 3-21 Interface state density for different thickness of *a*-Si layer.

Fig. 3-22 Junction leakage current for different thickness of *a*-Si layer.

Fig. 3-23 Channel hot carrier characteristics for different thickness of *a*-Si layer.

Fig. 3-24 Channel hot carrier characteristics for different thickness of *a*-Si layer.

Fig. 3-25  $I_d\mbox{-}V_g$  characteristics for different thickness of SiN-capping layer.

Fig. 3-26 Transconductance for different thickness of SiN-capping layer.

Fig. 3-27 Output characteristics for different thickness of SiN-capping layer.

Fig. 3-28 Threshold voltage for different thickness of SiN-capping layer.

Fig. 3-29 Charge pumping current for different thickness of SiN layer (2MHZ).

Fig. 3-30 Charge pumping current for different thickness of SiN layer (1MHZ).

Fig. 3-31 Interface state density for different thickness of SiN-capping layer.

Fig. 3-32 Junction leakage current for different thickness of SiN-capping layer.

Fig. 3-33 Channel hot carrier characteristics for different SiN thickness.

- Fig. 3-34 Channel hot carrier characteristics for different SiN thickness.
- Fig. 3-35  $I_d$ -V<sub>g</sub> characteristics for different strained structures.
- Fig. 3-36 Transconductance for different strained structures.
- Fig. 3-37 Output characteristics for different strained structures.
- Fig. 3-38 Charge pumping current for different strained structures (2MHZ).
- Fig. 3-39 Charge pumping current for different strained structures (1MHZ).
- Fig. 3-40 Interface state density for different strained structures.
- Fig. 3-41 Channel hot carrier characteristics for different strained structures.
- Fig. 3-42 Channel hot carrier characteristics for different strained structures.