# Low-Threshold-Voltage TaN/Ir/LaTiO p-MOSFETs Incorporating Low-Temperature-Formed Shallow Junctions

S. H. Lin, C. H. Cheng, W. B. Chen, F. S. Yeh, and Albert Chin, Senior Member, IEEE

Abstract—We demonstrate a low threshold voltage  $(V_t)$  of -0.17 V and good hole mobility (54 cm<sup>2</sup>/V · s at 0.8 MV/cm) in TaN/Ir/LaTiO p-MOSFETs at an equivalent oxide thickness of only 0.66 nm. This was achieved by using Ni-induced solid-phase diffusion of SiO<sub>2</sub>-covered Ni/Ga which reduced the high- $\kappa$  dielectric interfacial reactions. This approach, along with its self-aligned and gate-first process, is compatible with current VLSI technology.

Index Terms—LaTiO, low  $V_t$ , solid-phase diffusion (SPD).

### I. INTRODUCTION

FUNDAMENTAL challenge for metal-gate/high- $\kappa$  ${f A}$  C-MOSFETs is the undesirable high threshold voltage  $(V_t)$  [1]–[14]. This is particularly difficult for high workfunction p-MOS, since only Ir and Pt in the periodic table have the required high work function greater than the target 5.2 eV [7]–[13]. However, both Ir and Pt fail for p-MOS devices due to metal diffusion through the high- $\kappa$  dielectric during the 1000 °C RTA necessary for ion-implanted source-drain activation [7]. Although thermal stability up to 1000 °C can be achieved by using an Ir<sub>3</sub>Si gate on HfLaON [10], [11], this yields a  $V_t$  of only -0.1 V at 1.6-nm equivalent oxide thickness (EOT). Unfortunately, this value increases at a thinner EOT of 1.2 nm due to the roll-off of the flatband voltage  $(V_{\rm fb})$  as a result of reactions and interdiffusion at the high- $\kappa$ /Si interface [12]. Although the interfacial reaction can be decreased by inserting a thin SiO<sub>2</sub> layer, this may not work when the EOT is scaled down to  $\sim 0.7$  nm. This is evident from the limited EOT scaling of 1.0–0.9 nm with downscaling the technology from 45- to 32-nm nodes [15], [16], which is much slower than the EOT proposed by the International Technology Roadmap for Semiconductors. Since the inevitable interfacial reactions follow an Arrhenius temperature dependence, low-temperature processing is essential. This has been verified by the low  $V_t$  in

Manuscript received August 8, 2008. First published May 12, 2009; current version published May 27, 2009. This work was supported in part by the National Science Council of Taiwan (NSC 97-2120-M-009-008). The review of this letter was arranged by Editor C. Bulucea.

S. H. Lin and F. S. Yeh are with the Department of Electrical Engineering, National Tsing-Hua University, Hsinchu 30013, Taiwan.

C. H. Cheng was with the Department of Mechanical Engineering, National Chiao-Tung University, Hsinchu 300, Taiwan. He is now with Taiwan Semiconductor Manufacturing Company Limited, Science-Based Industrial Park, Hsinchu 300, Taiwan.

W. B. Chen is with the Department of Electronics Engineering, National Chiao-Tung University, Hsinchu 300, Taiwan.

A. Chin is with the Department of Electronics Engineering, National Chiao-Tung University, Hsinchu 300, Taiwan and also with Nano-Electronics Consortium of Taiwan, Hsinchu 30013, Taiwan (e-mail: albert\_achin@hotmail.com).

Digital Object Identifier 10.1109/LED.2009.2020307

metal-gate/high- $\kappa$  p-MOSFETs when a < 900 °C solid-phase diffusion (SPD) was used to form the ultrashallow junctions [12] and laser annealing of the laser-reflective-gated CMOS [13] with an EOT in the range of 1.05–1.2 nm. Here, we report a low  $V_t$  of -0.17 V in a high- $\kappa$  p-MOSFET at a highly scaled 0.66-nm EOT. Such small EOT and low  $V_t$  were achieved by the combined effects of higher  $\kappa$  TiO<sub>2</sub>-doped La<sub>2</sub>O<sub>3</sub> (LaTiO), high work-function TaN/Ir electrode, and low-temperature Ni-induced SPD to lower the high- $\kappa$ /Si interfacial reaction.

#### **II. EXPERIMENTAL PROCEDURE**

Standard n-type Si wafers were used in this letter. The selfaligned and gate-first TaN/Ir/LaTiO p-MOSFETs were made by first depositing TiO<sub>2</sub>-doped La<sub>2</sub>O<sub>3</sub> of  $\sim$ 4.5-nm thickness on a Si substrate using PVD, followed by a postdeposition anneal (PDA). The TiO concentration is  $\sim 25\%$  as controlled by the calibrated thickness rate during LaTiO deposition. Then, 100-nm TaN/10-nm Ir was deposited on LaTiO to provide a high work-function gate. The thin thickness of Ir is to decrease the cost. After gate patterning, self-aligned 5-nm Ga and thin Ni were deposited. This was covered with an additional 100-nm SiO<sub>2</sub> and given a 500 °C to 800 °C RTA for the Ni-induced SPD. Detailed  $p^+/n$  junction characteristics, sheet resistivity, and SIMS dopant profile of the Ni-induced SPD, and the comparison of  $B^+$  ion implantation can be found elsewhere [12]. The Ni-induced SPD is similar to dopant segregation technique [17], where both cases use the silicidation to drive in the impurities. However, the impurities in the dopant segregation technique [17] were delivered by ion implantation, while in the Ni-induced SPD, a PVD-deposited Ga was used to drive in the impurities. After etching the nonreacted metals, a thick Al contact metal was added on the source-drain regions. The fabricated transistors were characterized by capacitance-voltage (C-V) and current-voltage (I-V) measurements with a typical size of 10  $\mu$ m  $\times$  100  $\mu$ m.

## **III. RESULTS AND DISCUSSION**

Fig. 1(a) and (b) shows the C-V and J-V characteristics of TaN/Ir/LaTiO p-MOS capacitors fabricated at 650 °C RTA. A high capacitance density of 3.55  $\mu$ F/cm<sup>2</sup> and a small hysteresis of 16 mV were measured, as well as the required large  $V_{\rm fb}$  value, which is vital for low  $V_t$  in the p-MOSFETs. By using a quantum-mechanical C-V simulation, we estimated the EOT to be 0.66 nm. The leakage current at such a small EOT was



Fig. 1. (a) C-V, (b) J-V, and (c) PDA-temperature-dependent C-V characteristics. The capacitor size is 100  $\mu$ m  $\times$  100  $\mu$ m.

low, at  $6.1 \times 10^{-1}$  A/cm<sup>2</sup> at 1 V, which is due to the higher  $\kappa$  value of 29 in the TiLaO gate dielectric. Keeping the PDA temperature low is essential to obtain the proper  $V_{\rm fb}$  and a high capacitance density. Fig. 1(c) shows the PDA temperature dependence. The increasing PDA temperature decreases the capacitance density and causes the intolerable  $V_{\rm fb}$  roll-off. This is due to the increased interfacial reaction at higher PDA temperature reported previously [12], [13].



Fig. 2. (a) Drain  $(I_d-V_d)$  and (b) transfer  $(I_d-V_g)$  characteristics of SiO<sub>2</sub>/Ni/Ga SPD-formed TaN/Ir/LaTiO p-MOSFETs.

To prevent the  $V_{\rm fb}$  roll-off and limit the interfacial reactions, a low-temperature-formed source-drain shallow junction is required. Fig. 2(a) and (b) shows the  $I_d-V_d$  and  $I_d-V_q$  characteristics of TaN/Ir/LaTiO p-MOSFETs using low-temperature Ni-induced SPD source-drain junctions [12]. These devices show well-behaved transistor characteristics and a  $V_t$  of -0.17 V at a 0.66-nm EOT. The drive current is larger than the previous HfLaO p-MOSFET [12] due to the scaled EOT of only 0.66 nm. The low  $V_t$  in TaN/Ir/LaTiO p-MOSFET is due to the high work-function Ir electrode rather than fixed charge traps. This is because the TaN/LaTiO n-MOSFET had a small  $V_t$  of 0.14 V (not shown) due to the negative  $V_{\rm fb}$  nature of  $La_2O_3$  [9], [10], [12]. Thus, both low  $V_t$  and small EOT p- and n-MOSFETs can be fabricated with a simpler process than poly-Si removal and gate-electrode refill process developed by Intel [15].

Fig. 3 shows the extracted hole mobility as a function of the gate electric field—the data being derived from the measured  $I_d-V_g$  characteristics. These data indicate a mobility of 54 cm<sup>2</sup>/V · s at a gate electric field of 0.8 MV/cm. It is important to notice that the mobility decreased monotonically with decreasing EOT; electron mobility decreased from 250 cm<sup>2</sup>/V · s at 1.3-nm EOT to only ~125 cm<sup>2</sup>/V · s at a 0.65-nm EOT [14]. The hole mobility at 0.66-nm EOT is still acceptable and confirms the importance of low-temperature processing.



Fig. 3. Hole mobility as a function of effective electric field for SiO<sub>2</sub>/Ni/Ga SPD-formed TaN/Ir/LaTiO p-MOSFETs.

## **IV. CONCLUSION**

We have reported metal-gate/high- $\kappa$  p-MOS devices which show a low  $V_t$  of -0.17 V and a good hole mobility of 54 cm<sup>2</sup>/V · s at 0.8 MV/cm at a 0.66-nm EOT. Our shallowjunction TaN/Ir/LaTiO p-MOSFETs have the advantage of a self-aligned gate-first process compatible with current VLSI procedures.

#### REFERENCES

- [1] H.-H. Tseng, C. C. Capasso, J. K. Schaeffer, E. A. Hebert, P. J. Tobin, D. C. Gilmer, D. Triyoso, M. E. Ramón, S. Kalpat, E. Luckowski, W. J. Taylor, Y. Jeon, O. Adetutu, R. I. Hegde, R. Noble, M. Jahanbani, C. El Chemali, and B. E. White, "Improved short channel device characteristics with stress relieved pre-oxide (SRPO) and a novel tantalum carbon alloy metal gate/HfO<sub>2</sub> stack," in *IEDM Tech. Dig.*, 2004, pp. 821–824.
- [2] X. Yu, M. Yu, and C. Zhu, "Advanced HfTaON/SiO<sub>2</sub> gate stack with high mobility and low leakage current for low-standby-power application," *IEEE Electron Device Lett.*, vol. 27, no. 6, pp. 498–501, Jun. 2006.
- [3] K. Takahashi, K. Manabe, T. Ikarashi, N. Ikarashi, T. Hase, T. Yoshihara, H. Watanabe, T. Tatsumi, and Y. Mochizuki, "Dual workfunction Ni-silicide/HfSiON gate stacks by phase-controlled fullsilicidation (PC-FUSI) technique for 45 nm-node LSTP and LOP devices," in *IEDM Tech. Dig.*, 2004, pp. 91–94.
- [4] T. Nabatame, M. Kadoshima, K. Iwamoto, N. Mise, S. Migita, M. Ohno, H. Ota, N. Yasuda, A. Ogawa, K. Tominaga, H. Satake, and A. Toriumi, "Partial silicides technology for tunable work function electrodes on high-k gate dielectrics—Fermi level pinning controlled PtSi<sub>x</sub> for HfO<sub>x</sub>(N) pMOSFET," in *IEDM Tech. Dig.*, 2004, pp. 83–86.
- [5] P. F. Hsu, Y. T. Hou, F. Y. Yen, V. S. Chang, P. S. Lim, C. L. Hung, L. G. Yao, J. C. Jiang, H. J. Lin, J. M. Chiou, K. M. Yin, J. J. Lee, R. L. Hwang, Y. Jin, S. M. Chang, H. J. Tao, S. C. Chen, M. S. Liang, and T. P. Ma, "Advanced dual metal gate MOSFETs with high-k dielectric for CMOS application," in *VLSI Symp. Tech. Dig.*, 2006, pp. 14–15.
- [6] H. Y. Yu, R. Singanamalla, K. Opsomer, E. Augendre, E. Simoen, J. A. Kittl, S. Kubicek, S. Severi, X. P. Shi, S. Brus, C. Zhao,

J. F. de Marneffe, S. Locorotondo, D. Shamiryan, M. Van Dal, A. Veloso, A. Lauwers, M. Niwa, K. Maex, K. D. Meyer, P. Absi, M. Jurczak, and S. Biesemans, "Demonstration of Ni fully GermanoSilicide as a pFET gate electrode candidate on HfSiON," in *IEDM Tech. Dig.*, 2005, pp. 653–656.

- [7] D. S. Yu, A. Chin, C. H. Wu, M.-F. Li, C. Zhu, S. J. Wang, W. J. Yoo, B. F. Hung, and S. P. McAlister, "Lanthanide and Ir-based dual metalgate/HfAION CMOS with large work-function difference," in *IEDM Tech. Dig.*, 2005, pp. 649–652.
- [8] C. H. Wu, D. S. Yu, A. Chin, S. J. Wang, M.-F. Li, C. Zhu, B. F. Hung, and S. P. McAlister, "High work function Ir<sub>x</sub>Si gates on HfAlON p-MOSFETs," *IEEE Electron Device Lett.*, vol. 27, no. 2, pp. 90–92, Feb. 2006.
- [9] X. P. Wang, C. Shen, M.-F. Li, H. Y. Yu, Y. Sun, Y. P. Feng, A. Lim, H. W. Sik, A. Chin, Y. C. Yeo, P. Lo, and D. L. Kwong, "Dual metal gates with band-edge work functions on novel HfLaO high-κ gate dielectric," in VLSI Symp. Tech. Dig., 2006, pp. 12–13.
- [10] C. H. Wu, B. F. Hung, A. Chin, S. J. Wang, X. P. Wang, M.-F. Li, C. Zhu, Y. Jin, H. J. Tao, S. C. Chen, and M. S. Liang, "High temperature stable [Ir<sub>3</sub>Si-TaN]/HfLaON CMOS with large work-function difference," in *IEDM Tech. Dig.*, 2006, pp. 617–620.
- [11] B. F. Hung, C. H. Wu, A. Chin, S. J. Wang, F. Y. Yen, Y. T. Hou, Y. Jin, H. J. Tao, S. C. Chen, and M. S. Liang, "High temperature stable Ir<sub>x</sub>Si gates with high work function on HfSiON p-MOSFETs," *IEEE Trans. Electron Devices*, vol. 54, no. 2, pp. 257–261, Feb. 2007.
- [12] C. F. Cheng, C. H. Wu, N. C. Su, S. J. Wang, S. P. McAlister, and A. Chin, "Very low  $V_t$  [Ir-Hf]/HfLaO CMOS using novel self-aligned low temperature shallow junctions," in *IEDM Tech. Dig.*, 2007, pp. 333–336.
- [13] C. C. Liao, A. Chin, N. C. Su, M.-F. Li, and S. J. Wang, "Low V<sub>t</sub> gate-first Al/TaN/[Ir<sub>3</sub>Si-HfSi<sub>2-x</sub>]/HfLaON CMOS using simple process," in VLSI Symp. Tech. Dig., 2008, pp. 190–191.
- [14] M. Takahashi, A. Ogawa, A. Hirano, Y. Kamimuta, Y. Watanabe, K. Iwamoto, S. Migita, N. Yasuda, H. Ota, T. Nabatame, and A. Toriumi, "Gate-first processed FUSI/HfO<sub>2</sub>/HfSiO<sub>x</sub>/Si MOSFETs with EOT = 0.5 nm—Interfacial layer formation by cycle-by-cycle deposition and annealing," in *IEDM Tech. Dig.*, 2007, pp. 523–526.
- [15] K. Mistry, C. Allen, C. Auth, B. Beattie, D. Bergstrom, M. Bost, M. Brazier, M. Buehler, A. Cappellani, R. Chau, C.-H. Choi, G. Ding, K. Fischer, T. Ghani, R. Grover, W. Han, D. Hanken, M. Hattendorf, J. He, J. Hicks, R. Huessner, D. Ingerly, P. Jain, R. James, L. Jong, S. Joshi, C. Kenyon, K. Kuhn, K. Lee, H. Liu, J. Maiz, B. McIntyre, P. Moon, J. Neirynck, S. Pae, C. Parker, D. Parsons, C. Prasad, L. Pipes, M. Prince, P. Ranade, T. Reynolds, J. Sandford, L. Shifren, J. Sebastian, J. Seiple, D. Simon, S. Sivakumar, P. Smith, C. Thomas, T. Troeger, P. Vandervoorn, S. Williams, and K. Zawadzki, "A 45 nm logic technology with high-k + metal gate transistors, strained silicon, 9 Cu interconnect layers, 193 nm dry patterning, and 100% Pb-free packaging," in *IEDM Tech. Dig.*, 2007, pp. 247–250.
- [16] S. Natarajan, M. Armstrong, M. Bost, R. Brain, M. Brazier, C.-H. Chang, V. Chikarmane, M. Childs, H. Deshpande, K. Dev, G. Ding, T. Ghani, O. Golonska, W. Han, J. He, R. Heussner, R. James, I. Jin, C. Kenyon, S. Klopcic, S.-H. Lee, M. Liu, S. Lodha, B. McFadden, A. Murthy, L. Neiberg, J. Neirynck, P. Packan, S. Pae, C. Parker, C. Pelto, L. Pipes, J. Sebastian, J. Seiple, B. Sell, S. Sivakumar, B. Song, K. Tone, T. Troeger, C. Weber, M. Yang, A. Yeoh, and K. Zhang, "A 32 nm logic technology featuring 2nd-generation high-k + metal-gate transistors, enhanced channel strain and 0.171 μm<sup>2</sup> SRAM cell size in 291 Mb array," in *IEDM Tech. Dig.*, 2008, pp. 1–3. sec. 27.9.
- [17] A. Kinoshita, Y. Tsuchiya, A. Yagishita, K. Uchida, and J. Koga, "Solution for high-performance Schottky-source/drain MOSFETs: Schottky barrier height engineering with dopant segregation technique," in VLSI Symp. Tech. Dig., 2004, pp. 168–169.