### 覆晶封裝銲錫技術中熱時效對電遷移效應的影響 研究生:張哲誠 指導教授:陳 智 博士 #### 國立交通大學材料科學與工程學系所 #### 摘 要 隨著電子元件越做越小,每個銲錫球所需承受的電流密度就越大,因此研究 如何讓銲錫球可以抵抗電遷移效應是非常重要的課題。由於在迴銲的時候,Under Bump Metallurgy (UBM)層通常是 Ni 或是 Cu, 並且會和 Sn 產生介金屬化合物 (IMC),這一層介金屬化合物,不但是銲接上去作爲接合用的介面,更由於它是 高電阻的物質,我們推測可以藉由此性質降低電流集中效應,增加銲錫球的使用 壽命。因此我們使用熱時效的方式,增加 IMC 的厚度,使用的溫度約爲銲錫溶 點絕對溫度的百分之九十。我們使用薄膜 UBM 與厚膜 UBM 兩種試片。薄膜試 片的結構是矽晶片上 UBM 層為 Ti0.1 µm /Cr-Cu0.3 µm /Cu0.7 µm 薄膜,在基板上 的金屬層為 Au0.025μm / Ni(P)5μm/Cu20μm, 銲錫球為 Sn63Pb37 共晶銲錫結構 由於溶點爲 183℃,所以我們使用的熱時效溫度是 150℃; 而厚膜試片結構是 UBM 層為 Ti 0.5μm/ Cu 0.5μm / Cu 5μm / Ni 3μm, 而使用在基板上的金屬層為 Au1μm /electroless Ni5μm, 銲錫球為 Sn80Pb20 的成分,溶點為 208℃。所以使 用的熱時效溫度爲 170℃。我們發現在薄膜試片中熱時效會降低銲錫球在電遷移 測試當中的 life time,而在厚膜試片當中,適度的熱時效則會增加銲錫球的 life time,沒有熱時效的平均壞掉時間是 430hr,而在熱時效 25hr 的時候壞掉時間可 以達到 858hr。我們推測薄膜試片由於熱時效在界面反應後容易造成孔洞,會使 銲錫球降低電遷移測試的 life time;而厚膜試片則會產生較厚且穩定介面的 IMC 在 UBM 與銲錫球中間,減緩因爲電流集中移效應產生的空孔,增加銲錫球抗電 遷移能力。我們使用紅外線觀察試片在電遷移測試後的損壞的情況觀察是否是真 的壞在銲錫球上面而不是鋁導線。我們發現不同的破壞機制在有熱時效與沒有熱 時效在試片整個損壞前,由於厚膜試片有著 Kelvin probes 結構,所以我們可以 使用四點量測去測量試片中因爲電遷移孔洞造成銲錫球電阻增加情形,觀察其中 的破壞機制,我們發現熱時效過後的試片,在電遷移測試中容易產生 IMC 橋連 接晶片端與基版端使電子通過,可能也是增加試片 life time 的重要因素之一。 ### **Effect of Aging on Electromigration of Flip-Chip Solder Joint** Student: Che-Cheng Chang Advisor: Dr. Chen Chih Department of Materials Science and Engineering National Chiao Tung University #### **Abstract** Due to the trend of miniaturization and the high performance, the dimension of solder bumps keeps decreasing and the current that each bump needs to carry keeps increasing, causing the current density in the solder bump to increase dramatically. As a result of the high current density, minimization of electromigration effect becomes the key to achieve high reliability. In flip chip technology, UBM (Under Bump Metallurgy) is often used to connect chip, solder and board. UBM is mostly composed of Ni or Cu which reacts with Sn to form IMC (Intermetallic compound). IMC is usually composed of Ni<sub>3</sub>Sn<sub>4</sub> or Cu<sub>6</sub>Sn<sub>5</sub> and is used to joint chip and solder. We conjecture IMC can reduce current crowding effect during electromigration test because of its higher resistivity than solder. For the reasons above, our goal is to make the IMC layer as smoothly as possible in order to achieve a longer life time for solder. In our experiment, two types of samples are used; both are aged at 90% of its melting point. One of the samples is thin-film UBM bump. Its structure is Ti0.1µm /Cr- Cu 0.3um/Cu0.7um/Sn63Pb37/Au0.025um / Ni(P)5um/ Cu20um. Because solder ball is eutectic SnPb, its melting point is 183°C. We used 150°C to age it. The other was thick -film bump, its structure was $Ti0.5\mu m$ / $Cu0.5\mu m$ / $Cu5\mu m$ / $Ni3\mu m$ /Sn80Pb20/Au1μm/ electroless Ni 5μm. Sn80Ni20 its melting point is 208°C. We used 170°C to age it. At the end of the experiment, we found aging effect reduces solder ball life time under 0.28A and 150°C during electromigration test in thin film structure. On the other hand, we observed an opposite result for thick-film bump structure under 0.75A and 150°C. We speculated that voids form between UBM and solder in thin-film under thermal aging. However, complete and successive IMC formed in thick-film UBM. We used infrared ray to exam the sample failure in the Al trace or solder bump after electromigration test. Because thick-film UBM has Kelvin probes structure, we also used 4-point probe to measure bump resistance in thick-film bump. Before bump open, we found different failure mechanisms between aging-free and aging solder joint. Sample which age may form IMC bridge between chip and board during electromigration test. It may be an important reason to prolong the sample life time. ## Contents | Abstract in Chinese | I | |----------------------------------------------|----| | Abstract in English | П | | Contents | Ш | | List of Tables | V | | List of Figures | VI | | | | | Chapter 1 Introduction | 1 | | Chapter 2 Literature Review | 4 | | 2-1 Overview of electronic packaging | 4 | | 2-2 Chip level connections | 5 | | 2.3 Under Bump Metallization (UBM) | 7 | | 2.4 Electromigration theory | 8 | | 2.5 Mean-time-to-failure (MTTF) | 10 | | 2.6 The electromigration behavior in solders | 11 | | 2.7 The melting phenomenon in solder bumps | 13 | | 2.8 Current crowding effect | 14 | | 2.9 Motivation of this steady IMC character | 15 | | Chapter 3 Experiment | 27 | |-------------------------------------------------------------------|----| | 3.1 Thin-film UBM sample structure | 27 | | 3.2 Aging and electromigration test for thin-film bump | 28 | | 3.3 Thick-film UBM sample structure | 28 | | 3.4 Aging and electromigration test for thick-film UBM sample | 29 | | 3.5 Four-point probe and bump resistance | 30 | | 3.6 Analysis | 30 | | | | | Chapter 4 Results and Discussion | 41 | | 4.1 Thin-film UBM bump life time with thermal aging | 41 | | 4.2 Thick-film UBM solder composition and structure made by aging | 42 | | 4.3 Thick-film UBM life time with thermal aging | 43 | | 4.4 Thick-film UBM solder bump resistance with aging time | 44 | | 4.5 Thick-film UBM solder before open | 45 | | Chapter 5 Conclusions | 70 | | References | 71 | ## **List of Tables** | Table 2.1 Electrical Resistivity, $T_{mp}$ . and TCR of Sn Pb alloy Table 2.2 Y(Yong's modulus), $Z^*$ , $\rho$ of solder, Al and Cu Table 4.1 Thick-film bump IMC thickness and aging time | 16 | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--| | | 16 | | | | 47 | | # **List of Figures** | Fig. 2.1 Conventional hierarchy of electronic packaging (first 3 levels) | 17 | |------------------------------------------------------------------------------------------------------------------------------------------|-------| | Fig. 2.2 (a) SEM micrograph of a wire bounding (b) Side-view SEM micrograph | raph | | of wire bounding | 18 | | Fig. 2.3 (a) Scanning electron micrograph of a TAB inner lead bonding. (b) Scanning | ning | | electron micrograph of a single inner lead bonded bumped pad. | 19 | | Fig. 2.4 (a) Schematic diagrams of two level flip chip packaging (b) solder by | ump | | used for flip-chip bonding with the interface structure at both the Si side | anc | | substrate side. | 20 | | Fig. 2.5 Schematic diagram of the composite solder joint. The thin eute | ectio | | solder can be deposited on the organic substrate before joining. | 21 | | Fig. 2.6 Schematic diagram of Electromigration behavior | 21 | | Fig. 2.7 (a) Schematic illustration of Sandwich structure (b) SEM image of St | n-Pt | | solder stressed at $1 \times 10^5$ A/cm <sup>2</sup> at room temperature for 19 days. | 22 | | Fig. 2.8 The hillocks formed in the alloy, which has different Sn, Pb composit | tion | | stressed at $10^5$ A/cm <sup>2</sup> for 40 h (a) pure Sn; (b) Sn <sub>80</sub> Pb <sub>20</sub> ; (c) Sn <sub>70</sub> Pb <sub>30</sub> | ; (d) | | eutectic Sn <sub>63</sub> Pb <sub>37</sub> ; (e) Sn <sub>40</sub> Pb <sub>60</sub> ; (a) Sn <sub>5</sub> Pb <sub>95</sub> . | 23 | | Fig. 2.9 Cross-sectional-view of SEM images of eutectic SnPb solder bumps stre | ssec | | under the current of 1.5 Amp and 120°C.(a)0h;(b)20h;(c)30h;(d)39.5h. | 24 | | Fig. 2.10 The Cu UBM melted asymmetrically due to current crowding. | 25 | | Fig. 2.11 Cross-section SEM image of typical failed joint which failed at 10s of | f 2A | | current stressing at room temperature (a)Whole solder joint (b) magni | ifiec | | view of the dissolved area at the component side. | 26 | | Fig. 3.1 A flow sheet of our experiment (a) thin-film bump (b) thick-film bump | 32 | | Fig. 3.2 Thin-film sample (a) schematic diagram of bump UBM (b) SEI image | 33 | |-------------------------------------------------------------------------------|-------| | Fig. 3.3 Schematic diagram of electromigration test sample | 33 | | Fig. 3.4 Thick-film sample chip and FR-4 board sketch map | 34 | | Fig. 3.5 Chip side Al line and bump connect sketch map | 34 | | Fig.3.6 The bump which isn't aging (a) OM image (b) BEI X 300times | | | (c) BEI X1000times | 35 | | Fig.3.7 To assume that IMC can reduce current crowding effect, schematic diag | gram | | of electromigration test sample in thick-film bump (a) no aging sample | e (b) | | aging have thicker IMC | 36 | | Fig.3.8 Schematic diagram of electromigration test sample in thick-film bump | 37 | | Fig.3.9 Four-point measure in thick-film bump(a) schematic diagram | | | (b) photograph image | 37 | | Fig. 3.10 Photograph image of SEM | 38 | | Fig. 3.11 Photograph image of Pt coating | 38 | | Fig. 3.12 Photograph image of grinding and polishing machine | 39 | | Fig. 3.13 Photograph image of current source Aglient E3642A | 39 | | Fig. 3.14 Photograph image of current source keithley 2400 | 40 | | Fig. 3.15 Photograph image of infrared rays | 40 | | Fig. 4.1 Electromigration life time and under $150^{\circ}$ C aging time | 48 | | Fig.4.2 Thin-filmUBM bump(a)before aging (b)aging150°C for 50hrs(c)aging | for | | 150°C 1000hrs | 49 | | | | | Fig. 4.3 Aging for 300hrs :failure time 33hrs | 50 | | Fig. 4.4 Aging for 500hrs:failure time 3hrs | 50 | | Fig. 4.5 Aging1500hr at150°C (a)aging 1000hr OM(b)aging1000hr SEM(c)aging | | | 1500hr OM(d)aging 1500hr SEM | 51 | | Fig.4.6 Thick-film bump IMC thickness and aging time under $170^{\circ}\text{C}$ (a)0hr(b) | | |---------------------------------------------------------------------------------------------------------------------------|------| | 25hr(c)50hr | 52 | | Fig.4.7 No aging solder bump composition(a)OM image(b) SEI image | 53 | | Fig.4.8 Aging 25hr solder bump composition(a)OM image(b) SEI image | 53 | | Fig.4.9 Aging 50hr solder bump composition(a)OM image(b) SEI image | 54 | | Fig.4.10 Chip side IMC(a)OM image(b) SEI image | 54 | | Fig. 4.11 board side IMC(a)OM image(b) SEI image | 55 | | Fig. 4.12 Electromigration test fail at Al line instead of solder bump(a)IR image | | | (b)OM image | 55 | | Fig. 4.13 Electromigration life time and under 170°C aging time in thick-film UBN | Л56 | | Fig. 4.14 All resistance of sample change before fail 61hr(total life time 385hr) | 56 | | Fig. 4.15 Aging 0hr (failed at 385hr) OM image (a)chip side bump and Al distribution (b) bump1 (c)bump2 (d)bump3 (e)bump4 | 57 | | Fig. 4.16 Aging 0hr (failed at 385hr) SEM image(a)bump2 (b)bump3 | 57 | | Fig. 4.17 Aging 50hr (failed at 701hr) IR result and OM image(a) IR image of bump? | 1 | | and bump 2(b) IR image of bump 2 and bump 3(c) IR image of bump 3 a | ınd | | bump 4(d)OM image of bump1(e) OM image of bump 2 (f) OM image of | f | | bump 3 (g) OM image of bump 4 | 58 | | Fig. 4.18 Aging50hr (failed at 701hr) SEM image(a) bump 2(b) bump 3 | 58 | | Fig. 4.19 Aging 50hr (failed at 701hr)SEM image of bump 1(a)OM image (b)SEI | | | image (c)BEI image | 59 | | Fig. 4.20 Aging 50hr (failed at 701hr) SEM image of bump 4(a)OM image | | | (b)SEI image | 60 | | Fig. 4.21 The rate of electromigration as function of alloy composition | 61 | | Fig. 4.22 Total volume of hillock vs the current stressing | 61 | | Fig. 4.23 Aging0hr under 0.75A 243hr not fail bump resistance become 4.25times | . 62 | | Fig. 4.24 OM image of aging 0hr under 0.75A 243hr bump resistance | become | |-------------------------------------------------------------------------------|------------| | 4.25times(a)bump1(b)bump2(c)bump3(d)bump4. | 62 | | Fig. 4.25 Bump 2 aging0hr under 0.75A 243hr bump resistance become | 4.25times | | (a) beginning find void (b) polish more deeper(c)void become | e smaller | | after more polish | 63 | | Fig. 4.26 Bump 2 aging 25hr 0.75A 130hr bump resistance become | 1.26times | | (a)OM image(b)SEM image | 63 | | Fig.4.27 Bump 3 aging 25hr 0.75A 130hr not fail bump resistance | | | become1.26times(a)SEM image(b) OM image | 64 | | Fig. 4.28 Bump 1 aging 25hr 0.75A 130hr bump resistance become 1.26times | 1 | | (a) SEM image(b)OM image | 64 | | Fig. 4.29 Bump 1 aging 25hr 0.75A 130hr bump resistance become 1.26times | } | | (a) SEM image(b)OM image | 65 | | Fig. 4.30 Aging 25hr give 360hr current stress not fail under 0.75A bump res | istance | | change vs time(day), 3 times of original bump resistance | 65 | | Fig. 4.31 OM imaging of 25hr give 360hr current stress not fail under 0.75A | bump | | resistance to 3 times of original bump resistance(a)bump1 | | | (b)ump2(c)bump3(d)bump4 | 66 | | Fig. 4.32 Aging 50hr under 500hr current stress not fail under 0.75A, voltage | change | | vs time(day), 7.3 times of original bump resistance | 67 | | Fig. 4.33 Aging 50hr under 500hr current stress not fail bump 2(a)OM ima | ige solder | | clear(b)OM image UBM clear (c) SEM image | 67 | | Fig. 4.34 Aging 50hr under 500hr current stress not fail bump 2 IM | C(a)SEM | | image(b)OM image | 68 | | Fig. 4.35 Aging 50hr under 500hr current stress not fail bump 2 IM | C(a)SEM | | image(b)OM image | 68 | Fig. 4.36 Aging 50hr under 500hr current stress not fail bump 2 color of Ni (a)SEM image(b)OM image 69 Fig. 4.37 Aging 50hr under 500hr current stress not fail bump 3(a)SEM image(b)OM image 69