標題: Fast-locked clock and data recovery circuit and the method thereof
作者: Chen, Wei-Zen
Wei, Chin-Yuan
公開日期: 10-四月-2008
摘要: The present invention discloses a fast-locked clock and data recovery circuit, which adopts a 2× oversampling technology and comprises: a multi phase-outputting phase-locked loop generating a plurality of phases θi; a phase interpolator synthesizing the obtained phases θn and θn+2 into a sampling phase Φn based on the weighting coefficient k; a phase detector detects the phase lead or lag between the input data and the sampling phase and generates an up/down signal; and a phase search engine update the weighting coefficient and modulate the sampling phase according to the up/down correction signals. Further, the present invention proposes a data recovery circuit implementing a binary search method and a 2× oversampling method, whereby the time for clock locking can be greatly reduced. Furthermore, the present invention utilizes a multi-phase time-sharing parallel sampling technology to achieve high-speed operation and low power consumption.
官方說明文件#: H03D003/24
URI: http://hdl.handle.net/11536/105608
專利國: USA
專利號碼: 20080084955
顯示於類別:專利資料


文件中的檔案:

  1. 20080084955.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。