標題: New Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm Low-Voltage CMOS Process
作者: Ker, Ming-Dou
Chiu, Po-Yen
電機學院
College of Electrical and Computer Engineering
關鍵字: Electrostatic discharge (ESD);gate leakage;power-rail ESD clamp circuit;substrate-triggered silicon-controlled rectifier (STSCR)
公開日期: 1-九月-2011
摘要: A new low-leakage power-rail electrostatic discharge (ESD) clamp circuit designed with consideration of the gate leakage issue has been proposed and verified in a 65-nm low-voltage CMOS process. Consisting of the new low-leakage ESD-detection circuit and the ESD clamp device of a substrate-triggered silicon-controlled rectifier, the new proposed power-rail ESD clamp circuit realized with only thin-oxide (1-V) devices has a very low leakage current of only 116 nA at room temperature (25 degrees C) under the power-supply voltage of 1 V. Moreover, the new proposed power-rail ESD clamp circuit can achieve ESD robustness of over 8 kV, 800 V, and over 2 kV in human-body-model, machine-model, and charged-device-model ESD tests, respectively.
URI: http://dx.doi.org/10.1109/TDMR.2010.2066976
http://hdl.handle.net/11536/19581
ISSN: 1530-4388
DOI: 10.1109/TDMR.2010.2066976
期刊: IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY
Volume: 11
Issue: 3
起始頁: 474
結束頁: 483
顯示於類別:期刊論文


文件中的檔案:

  1. 000294856900015.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。