標題: | A 2-CHIP 1.5-GBD SERIAL LINK INTERFACE |
作者: | WALKER, RC STOUT, CL WU, JT LAI, B YEN, CS HORNAK, T PETRUNO, PT 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-Dec-1992 |
摘要: | A silicon bipolar transmitter and receiver chip pair transfers parallel data across a 1.5-GBd serial link. A new "conditional-invert master transition" code and phase-locked loop are described and analyzed that provide adjustment-free clock recovery and frame synchronization. The packaged parts require no external components and operate over a range of 700 to 1500 MHz using an on-chip VCO. The line code and handshake protocol have been accepted by the Serial-HIPPI implementor's group for serially transmitting 800-Mb/s HIPPI data, an ANSI standard, and by SCI-FI, an IEEE standard for interconnecting cooperating computers. |
URI: | http://dx.doi.org/10.1109/4.173109 http://hdl.handle.net/11536/3216 |
ISSN: | 0018-9200 |
DOI: | 10.1109/4.173109 |
期刊: | IEEE JOURNAL OF SOLID-STATE CIRCUITS |
Volume: | 27 |
Issue: | 12 |
起始頁: | 1805 |
結束頁: | 1811 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.