Title: | ELECTROSTATIC DISCHARGE PROTECTION CIRCUIT |
Authors: | Ker Ming-Dou Lin Chun-Yu Wang Chang-Tzu |
Issue Date: | 28-Nov-2013 |
Abstract: | An electrostatic discharge (ESD) protection circuit, suitable for an input stage circuit including a first N channel metal oxide semiconductor (NMOS) transistor, is provided. The ESD protection circuit includes an P channel metal oxide semiconductor (PMOS) transistor and an impedance device, in which the PMOS transistor has a source coupled to a gate of the first NMOS transistor, and a drain coupled to a source of the first NMOS transistor, and the impedance device is coupled between a gate of the PMOS transistor and a first power rail to perform a initial-on ESD protection circuit. The ESD protection circuit formed by the PMOS transistor and the resistor is capable of increasing the turn-on speed of the ESD protection circuit and preventing the input stage circuit from a CDM ESD event. |
Gov't Doc #: | H02H009/04 |
URI: | http://hdl.handle.net/11536/104976 |
Patent Country: | USA |
Patent Number: | 20130314826 |
Appears in Collections: | Patents |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.