Title: SRAM based on 6 transistor structure including a first inverter, a second inverter, a first pass-gate transistor, and a second pass-gate transistor
Authors: CHUANG Ching-Te
Jou Shyh-Jye
Hwang Wei
Lin Yi-Wei
Tsai Ming-Chien
Yang Hao-I
Tu Ming-Hsien
Shih Wei-Chiang
Lien Nan-Chun
Lee Kuen-Di
Issue Date: 29-Aug-2013
Abstract: The present invention provides a 6T SRAM including a first inverter, a second inverter, a first pass-gate transistor, and a second pass-gate transistor. The first inverter zs a first pull-up transistor and a first pull-down transistor. The second inverter includes a second pull-up transistor and a second pull-down transistor. The gate of the second pull-up transistor is coupled with the gate of the second pull-down transistor, and the drain of the second pull-up transistor is coupled with the drain of the second pull-down transistor. The SRAM can measure the trip voltage, the read disturb voltage, and the write margin by controlling the first bit line, the second bit line, the GND, the first word line, and the voltage source without changing of the physic parameter of the SRAM.
Gov't Doc #: G11C011/40
URI: http://hdl.handle.net/11536/105005
Patent Country: USA
Patent Number: 20130223136
Appears in Collections:Patents


Files in This Item:

  1. 20130223136.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.