Title: VARIATION-TOLERANT WORD-LINE UNDER-DRIVE SCHEME FOR RANDOM ACCESS MEMORY
Authors: Chuang Ching-Te
Lin Yi-Wei
Chen Chia-Cheng
Shih Wei-Chiang
Issue Date: 9-Feb-2012
Abstract: A Random Access Memory (RAM) is provided. The RAM includes a plurality of word-line drivers, at least a first tracking transistor and a second tracking transistor. Each word-line driver has an input node receiving a decoding signal, a power node receiving an operation voltage and a driving node driving a word-line. In an embodiment, the first tracking transistor has two channel terminal nodes respectively coupled to the driving node of one of the word-line driver and a channel terminal node of the second tracking transistor; wherein the first tracking transistor has electronic characteristics tracking those of a driving transistor of word-line driver, and the second tracking transistor has electronic characteristics tracking those of pass-gate transistor(s) in each cell of the RAM.
Gov't Doc #: G11C008/08
URI: http://hdl.handle.net/11536/105214
Patent Country: USA
Patent Number: 20120033522
Appears in Collections:Patents


Files in This Item:

  1. 20120033522.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.