Title: | METHOD FOR REALIZING FINITE FIELD DIVIDER ARCHITECTURE |
Authors: | WU, Jau-Yet Chang, Hsie-Chia |
Issue Date: | 7-Aug-2008 |
Abstract: | A method for realizing a finite field divider architecture is proposed, in which all standard basis of a divider are transformed into the composite field basis, and the circuit is realized using subfield multiplier, squarer, adder and lookup table over this composite field. The user can finish a division operation within one clock cycle and accomplish the requirement of low complexity. In many finite field operations, divider circuits like this are very helpful to RS/BCH decoders or ECC/Security processors. |
Gov't Doc #: | G06F007/38 H04K001/00 |
URI: | http://hdl.handle.net/11536/105578 |
Patent Country: | USA |
Patent Number: | 20080189346 |
Appears in Collections: | Patents |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.