Title: Investigation of analogue performance for process-induced-strained PMOSFETs
Authors: Kuo, Jack J-Y
Chen, William P-N
Su, Pin
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 1-Apr-2007
Abstract: This paper investigates the analogue performance of process-induced-strained PMOSFETs for system-on-a chip applications. Through a comparison between co-processed strained and unstrained PMOSFETs regarding important analogue metrics such as transconductance to drain current ratio (g(m)/I-d), output resistance, dc gain and the gain-bandwidth product, the impact of process-induced uniaxial strain on the analogue performance of MOS devices has been assessed and analysed. Our study may provide insights for analogue design using advanced strained devices.
URI: http://dx.doi.org/10.1088/0268-1242/22/4/019
http://hdl.handle.net/11536/10978
ISSN: 0268-1242
DOI: 10.1088/0268-1242/22/4/019
Journal: SEMICONDUCTOR SCIENCE AND TECHNOLOGY
Volume: 22
Issue: 4
Begin Page: 404
End Page: 407
Appears in Collections:Articles


Files in This Item:

  1. 000246104100019.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.