Title: Overview on ESD protection design for mixed-voltage I/O interfaces with high-voltage-tolerant power-rail ESD clamp circuits in low-voltage thin-oxide CMOS technology
Authors: Ker, Ming-Dou
Chang, Wei-Jen
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 1-Jan-2007
Abstract: Electrostatic discharge (ESD) protection design for mixed-voltage I/O interfaces has been one of the key challenges of system-on-achip (SOC) implementation in nanoscale CMOS processes. The on-chip ESD protection circuit for mixed-voltage I/O interfaces should meet the gate-oxide reliability constraints and prevent the undesired leakage current paths. This paper presents all overview on the design concept and circuit implementations of ESD protection designs for mixed-voltage I/O interfaces with only low-voltage thin-oxide CMOS transistors. Especially, the ESD protection designs for mixed-voltage I/O interfaces with ESD bus and high-voltage-tolerant power-rail ESD clamp circuits are presented and discussed. (c) 2006 Elsevier Ltd. All rights reserved.
URI: http://dx.doi.org/10.1016/j.microrel.2006.03.012
http://hdl.handle.net/11536/11272
ISSN: 0026-2714
DOI: 10.1016/j.microrel.2006.03.012
Journal: MICROELECTRONICS RELIABILITY
Volume: 47
Issue: 1
Begin Page: 27
End Page: 35
Appears in Collections:Articles


Files in This Item:

  1. 000244006500004.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.