Title: High-Accuracy Fixed-Width Booth Multipliers Based on Probability and Simulation
Authors: He, Wen-Quan
Chen, Yuan-Ho
Jou, Shyh-Jye
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: Booth encoder;dynamic error-compensation;fixed-width multiplier;mathematical probable model
Issue Date: 1-Aug-2015
Abstract: This study developed a high accuracy dynamic error-compensation circuit for fixed-width Booth multipliers based on probability and computer simulation (PACS). PACS begins by generating several potential solutions based on both conditional and expected probability, whereupon the accuracy of the solutions is verified using computer simulation and the solution with the highest accuracy is selected. In addition to being highly accurate, the proposed PACS approach is area-effective. This study used the TSMC 0.18-mu m CMOS to fabricate a 16-bit Booth multiplier with an operating frequency of 100 MHz and power consumption of 6.7 mW.
URI: http://dx.doi.org/10.1109/TCSI.2015.2440731
http://hdl.handle.net/11536/128006
ISSN: 1549-8328
DOI: 10.1109/TCSI.2015.2440731
Journal: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS
Volume: 62
Begin Page: 2052
End Page: 2061
Appears in Collections:Articles