Title: The Impact of Fin/Sidewall/Gate Line Edge Roughness on Trapezoidal Bulk FinFET Devices
Authors: Huang, Wen-Tsung
Li, Yiming
交大名義發表
傳播研究所
電機資訊學士班
National Chiao Tung University
Institute of Communication Studies
Undergraduate Honors Program of Electrical Engineering and Computer Science
Keywords: line edge roughness;fin-LER;sidewall-LER;gate-LER;trapezoidal bulk FinFET
Issue Date: 1-Jan-2014
Abstract: In this work, the DC characteristic variability of 14-nm-gate HKMG trapezoidal bulk FinFET induced by different line edge roughness (LER) is for the first time studied by using experimentally validated 3D device simulation. By considering a time-domain Gaussian noise function, we compare four types of LER: Fin-LER inclusive of resist-LER and spacer-LER, sidewall-LER, and gate-LER for the trapezoidal bulk FinFET with respect to different fin angles. The resist-LER and sidewall-LER have large impact on characteristics fluctuation. For each type of LER, the Vth fluctuation is comparable among fin angles.
URI: http://hdl.handle.net/11536/129769
ISBN: 978-1-4799-5288-5
ISSN: 1946-1569
Journal: 2014 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD)
Begin Page: 281
End Page: 284
Appears in Collections:Conferences Paper