Title: PACES: A Partition-Centering-Based Symmetry Placement for Binary-Weighted Unit Capacitor Arrays
Authors: Huang, Chien-Chih
Chen, Jwu-E
Wey, Chin-Long
電機工程學系
Department of Electrical and Computer Engineering
Keywords: Analog placement;binary-weighted continued ratio;capacitance ratio mismatch;spatial correlation coefficient;successive-approximation-register (SAR) analog-to-digital converter (ADC);unit capacitor (UC) array placement
Issue Date: Jan-2017
Abstract: Capacitor matching influences linearity performance, which is a critical measure of analog-to-digital converters (ADCs). Various placement techniques have been proposed to eliminate both systematic and random mismatches of capacitor pairs. However, a placement technique that eliminates capacitor mismatches may not result in good linearity performance for successive-approximation-register ADCs because their linearity performance is related to the accuracy of their binary-weighted continued ratio. This paper addresses the critical problem of placement estimation based on ratio mismatch M, overall correlation coefficient L, and performance metrics. A low M and a high L value do not imply higher linearity performance. Therefore, we propose a partition-centering-based symmetry placement algorithm for the layout considering parasitic capacitance matching. The experimental results show that the proposed placement approach can achieve higher linearity performance and a shorter placement generation time compared with the conventional approach.
URI: http://dx.doi.org/10.1109/TCAD.2016.2561403
http://hdl.handle.net/11536/133064
ISSN: 0278-0070
DOI: 10.1109/TCAD.2016.2561403
Journal: IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
Volume: 36
Issue: 1
Begin Page: 134
End Page: 145
Appears in Collections:Articles