Title: | New Findings on the Drain-Induced Barrier Lowering Characteristics for Tri-Gate Germanium-on-Insulator p-MOSFETs |
Authors: | Wu, Shu-Hua Yu, Chang-Hung Su, Pin 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
Keywords: | Tri-gate MOSFET;multi-gate MOSFET;GeOI;SOI;DIBL |
Issue Date: | 1-Nov-2015 |
Abstract: | This paper investigates the intrinsic drain-induced barrier lowering (DIBL) characteristics for tri-gate germanium-on-insulator (GeOI) p-MOSFETs through theoretical calculation by analytical solution of 3-D Poisson's equation corroborated with TCAD numerical simulation. It is found that, relative to the silicon-on-insulator counterpart, there exists a build-in negative substrate bias in the GeOI PFET. This built-in substrate bias, stemming mainly from the large discrepancy in bandgap between Ge and Si, pulls the carriers toward the channel/BOX interface and thus degrades the DIBL of the GeOI PFET beyond what permittivity predicts. This new mechanism has to be considered when designing or benchmarking tri-gate GeOI p-MOSFETs. |
URI: | http://dx.doi.org/10.1109/JEDS.2015.2475262 http://hdl.handle.net/11536/133374 |
ISSN: | 2168-6734 |
DOI: | 10.1109/JEDS.2015.2475262 |
Journal: | IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY |
Volume: | 3 |
Issue: | 6 |
Begin Page: | 441 |
End Page: | 446 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.