Title: Fabrication and RTN Characteristics of Gate-All-Around Poly-Si Junctionless Nanowire Transistors
Authors: Yang, Chen-Chen
Chen, Yung-Chen
Lin, Horng-Chih
Chang, Ruey-Dar
Li, Pei-Wen
Huang, Tiao-Yuan
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2016
Abstract: Short-channel gate-all-around (GAA) poly-Si junctionless (JL) nanowire (NW) transistors were fabricated using the control available through cost-effective I-Line lithographic patterning and spacer techniques. This scheme enables the production of GAA JL poly-Si NW transistors with channel length of as short as 120 nm and effective width of 49 nm, featuring significant improvement in subthreshold swing (SS) and transconductance (Gm). The shrunken channel allows us to monitor clear random telegraph noise (RTN) signals under a sufficiently large gate overdrive condition.
URI: http://hdl.handle.net/11536/134676
ISBN: 978-1-5090-0726-4
Journal: 2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW)
Begin Page: 64
End Page: 65
Appears in Collections:Conferences Paper