Title: Asymmetrical Write-Assist for Single-Ended SRAM Operation
Authors: Lin, Jihi-Yu
Tu, Ming-Hsien
Tsai, Ming-Chien
Jou, Shyh-Jye
Chuang, Ching-Te
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2009
Abstract: In this paper, asymmetrical Write-assist cell virtual ground biasing and positive feedback sensing keeper schemes are proposed to improve the Read Static Noise Margin (RSNM), Write Margin (WM), and operation speed of a single-ended Read/Write 8T SRAM cell. A 4Kbit SRAM implemented in 90nm CMOS technology achieves 1uW/bit average power consumption at 6MHz, V(min) of 410mV at 6MHz, and 234MHz maximum operation frequency at 600mV.
URI: http://hdl.handle.net/11536/13978
ISBN: 978-1-4244-5220-0
Journal: IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS
Begin Page: 101
End Page: 104
Appears in Collections:Conferences Paper