Title: Optimal structure of interconnection lines for GHZ gaiga-scale nano-CMOS System-On-Chip design
Authors: Wu, CY
Wang, AC
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 1-Jan-2004
Abstract: As CMOS technology is scaled down to below 90 nm, interconnection lines on a complicated chip plays a very key role in speed/frequency and performance. The conventional coplanar interconnection structure has good high-frequency performance, but the chip area is large. This will significantly increase chip area of a complicated System-On-Chip (SOC) which require many interconnection lines. In this research, the optimal structure of interconnection lines for nano-CMOS technology with multi-layer metals is proposed and analyzed. It is found from simulation results that multi-layer non-coplanar interconnection lines with signal line at the top layer metal and ground line at a lower layer metal without planar space between lines have the optimal performance of transmission loss, frequency response, and chip area. Experimental chip will be designed to verify the simulation results. The proposed new interconnection structure can be applied to nano-CMOS SOC design.
URI: http://hdl.handle.net/11536/150713
Journal: ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems
Begin Page: 191
End Page: 194
Appears in Collections:Conferences Paper