Title: Power and Area Minimization of Reconfigurable FFT Processors: A 3GPP-LTE Example
Authors: Yang, Chia-Hsiang
Yu, Tsung-Han
Markovic, Dejan
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: Fast Fourier transform (FFT);CMOS digital integrated circuits;reconfigurable architecture;power and area minimization
Issue Date: 1-Mar-2012
Abstract: This paper presents a design methodology for power and area minimization of flexible FFT processors. The methodology is based on the power-area tradeoff space obtained by adjusting algorithm, architecture, and circuit variables. Radix factorization is the main technique for achieving high energy efficiency with flexibility, followed by architecture parallelism and delay line circuits. The flexibility is provided by reconfigurable processing units that support radix-2/4/8/16 factorizations. As a proof of concept, a 128- to 2048-point FFT processor for 3GPP-LTE standard has been implemented in a 65-nm CMOS process. The processor designed for minimum power-area product is integrated in 1.25 x 1.1 mm(2) and dissipates 4.05 mW at 0.45 V for the 20 MHz LTE bandwidth. The energy dissipation ranging from 2.5 to 103.7 nJ/FFT for 128 to 2048 points makes it the lowest energy flexible FFT.
URI: http://dx.doi.org/10.1109/JSSC.2011.2176163
http://hdl.handle.net/11536/15606
ISSN: 0018-9200
DOI: 10.1109/JSSC.2011.2176163
Journal: IEEE JOURNAL OF SOLID-STATE CIRCUITS
Volume: 47
Issue: 3
Begin Page: 757
End Page: 768
Appears in Collections:Articles


Files in This Item:

  1. 000300577500015.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.