Title: | A cost-effective reconfigurable accelerator for platform-based SoC design |
Authors: | Lan-Da, Van Hsin-Fu, Luo Nien-hsiang, Chang Chun-Ming, Huang 資訊工程學系 Department of Computer Science |
Issue Date: | 2006 |
Abstract: | In this paper, we propose a cost-effective reconfigurable accelerator for the platform-based system-on-a-chip (SoC) design. Based on the proposed design methodology, the reconfigurable computation array (RCA) can be landed with the features of high usage rate and low hardware cost without sacrificing multimedia computation performance. The RCA consisting of 8 type 1I grouped processing elements (GPE1's), 3 GPE2's and 1 GPE3 is capable of configuring two 16x16-bit multiplication, eight 8x8 multiplication, and sixteen 8-bit absolute operations in different connection topologies. Via the cost-effective RCA, the number of GPEs can be saved up to 25% and the usage rates of the RCA compared with that of [8] for motion estimation (ME), RGB2YUV and DCT/IDCT can be improved by 25%, 18.7%, and 23.9%, respectively. |
URI: | http://hdl.handle.net/11536/17264 |
ISBN: | 978-0-7803-9389-9 |
ISSN: | 0271-4302 |
Journal: | 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS |
Begin Page: | 1977 |
End Page: | 1980 |
Appears in Collections: | Conferences Paper |