Title: | An implementation of integrable low power techniques for modem cell-based VLSI designs |
Authors: | Lee, Ming-Chung Chiueh, Herming 電信工程研究所 Institute of Communications Engineering |
Issue Date: | 2006 |
Abstract: | Recent research has proposed several low-power design techniques for VLSI circuitry in nano-scale CMOS era. However, these techniques always involve custom layout design or novel EDA flows. In this paper essential low power techniques such as voltage separation, body bias and power switch are implemented in existent place and route (P&R) tools. These techniques enable the possibility to integrated low power techniques into standard Cell-Based physical design flow. The result of these research shows a little overhead in design procedure equally area overhead compare with fully custom design flow. The proposed low power design techniques can be cooperated with modern power management system to enable the power reduction in targeting circuitry with small implementation overheads. |
URI: | http://hdl.handle.net/11536/17423 http://dx.doi.org/10.1109/ICECS.2006.379932 |
ISBN: | 978-1-4244-0394-3 |
DOI: | 10.1109/ICECS.2006.379932 |
Journal: | 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3 |
Begin Page: | 890 |
End Page: | 893 |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.