Title: | On multiple-voltage high-level synthesis using algorithmic transformations |
Authors: | Yang, Hsueh-Chih Dung, Lan-Rong 電控工程研究所 Institute of Electrical and Control Engineering |
Keywords: | multiple voltage scheduling;low power circuit;loop shrinking;retiming;unfolding;high-level synthesis |
Issue Date: | 2005 |
Abstract: | This paper presents a multiple-voltage high-level synthesis methodology for low power DSP applications using algorithmic transformation techniques. Our approach is motivated by maximization of task mobilities in that the increase of mobilities may raise the possibility of assigning tasks to lowvoltage components. The mobility means the ability to schedule the starting time of a task. It is defined as the distance between its as-late-as-possible (ALAP) schedule time and its as-soon-as-possible (ASAP) schedule time. To earn task -mobilities, we use loop shrinking, retiming and unfolding techniques. The loop shrinking can first reduce the iteration period bound (IPB) and, then, the others are employed for shortening the minimum achieved sample period (MASP) as much as possible. The minimization of MASP results in high task mobilities. Thereafter, we can assign tasks with high mobilities to low-voltage components and minimize energy dissipation under resource and latency constraints. With considering the overhead of level conversion, our approach can achieve significant power reduction. For instance, as the experimental results, we can save the power consumption up to 54.77% for the case of the third-order HR filter. |
URI: | http://hdl.handle.net/11536/17537 |
ISBN: | 0-7803-8736-8 |
Journal: | ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2 |
Begin Page: | 872 |
End Page: | 876 |
Appears in Collections: | Conferences Paper |