Title: Finite state machine synthesis for at-speed oscillation testability
Authors: Li, KSM
Lee, CL
Jiang, T
Su, CC
Chen, JE
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2005
Abstract: In this paper, we propose an oscillation-based test methodology for sequential testing. This approach provides many advantages over traditional methods. (1) It is at-speed testing, which makes delay-inducing defects detectable. (2) The ATPG is much easier, and the test set is usually smaller. (3) There is no need to store output responses, which greatly reduces the communication bandwidth between the Automatic Test Equipment (ATE) and Circuit under Test (CUT). We provide a register design that supports the oscillation test, and give an effective algorithm for oscillation test generation. Experimental results on MCNC benchmarks show that the proposed test method achieves high fault coverage with smaller number of test vectors.
URI: http://hdl.handle.net/11536/17689
http://dx.doi.org/10.1109/ATS.2005.60
ISBN: 0-7695-2481-8
ISSN: 1081-7735
DOI: 10.1109/ATS.2005.60
Journal: 14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS
Begin Page: 360
End Page: 365
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000236209400060.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.