Title: Low-voltage-triggered PNP devices for ESD protection design in mixed-voltage I/O interface with over-VDD and under-VSS signal levels
Authors: Ker, MD
Chang, WJ
Lo, WY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2004
Abstract: ESD protection design for mixed-voltage I/O interfaces with the low-voltage-triggered PNP (LVTPNP) devices is proposed in this paper. The LVTPNP, by inserting N+ or P+ diffusion across the junction between N-well and P-substrate of the PNP devices, is designed to protect the mixed-voltage I/O pads for signals with voltage levels higher than VDD (over-VDD) and lower than VSS (under-VSS). The experimental results in a 0.35-mum CMOS process have proven that the ESD level of the proposed LVTPNP is higher than that of the traditional PNP device.
URI: http://hdl.handle.net/11536/18284
ISBN: 0-7695-2093-6
Journal: ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS
Begin Page: 433
End Page: 438
Appears in Collections:Conferences Paper