Title: | A low-power 1.2GHz 0.35um CMOS PLL |
Authors: | Juang, DC Chen, DS Shyu, JM Wu, CY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
Issue Date: | 2000 |
Abstract: | In this paper, a low-power high-speed CMOS PLL is presented. The PLL consists of a 1.2-GHz voltage controlled oscillator, a dead-zone free phase frequency detector, a charge pump, and a frequency divider. The circuit was fabricated using 0.35um TSMC CMOS technology. The total power consumption is 9.6mW at 1.2-GHz operating frequency with 1.5V supply voltage. The phase noise is -94dBc at 10KHz offset. |
URI: | http://hdl.handle.net/11536/19327 |
ISBN: | 0-7803-6470-8 |
Journal: | PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS |
Begin Page: | 99 |
End Page: | 102 |
Appears in Collections: | Conferences Paper |