Title: A High Throughput CAVLC Design For HEVC
Authors: Chen, Hsuan-ku
Chang, Tian-Sheuan
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2012
Abstract: This paper proposes a high throughput context adaptive variable length coding (CAVLC) hardware design for high bit rate HEVC standard. The proposed design adopts a multi-coefficient encoding architecture with the input-parallel information-cascade method to solve the data dependency while attain high throughput. The final implementation with 90nm CMOS technology can process at least 3.2 coefficients per cycle with 12193 gate count when operate at 270MHz. This processing rate can support real video coding with 4Kx2K@60fps at the high bit rate case.
URI: http://hdl.handle.net/11536/21572
ISBN: 978-1-4673-0219-7
ISSN: 0271-4302
Journal: 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012)
Begin Page: 1919
End Page: 1922
Appears in Collections:Conferences Paper