Title: DESIGN-MODEL AND GUIDELINE FOR N-WELL GUARD RING IN EPITAXIAL CMOS
Authors: HUANG, CY
CHEN, MJ
電子工程學系及電子研究所
電控工程研究所
Department of Electronics Engineering and Institute of Electronics
Institute of Electrical and Control Engineering
Issue Date: 1-Oct-1994
Abstract: This work reports the development of design model for n-well guard rings in a CMOS process utilizing a low-doped epitaxial layer on a highly doped substrate. The validity of the model has been judged by a wide range of experimental data measured from the fabricated n-well guard ring structures with guard ring width as parameter. From the model developed, guideline has been drawn to minimize the guard ring width while critically suppressing the amount of electrons escaping from guard ring.
URI: http://dx.doi.org/10.1109/16.324585
http://hdl.handle.net/11536/2300
ISSN: 0018-9383
DOI: 10.1109/16.324585
Journal: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 41
Issue: 10
Begin Page: 1806
End Page: 1810
Appears in Collections:Articles


Files in This Item:

  1. A1994PK41000017.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.