Title: A 10Bit, 10MS/s, Low Power Cyclic ADC
Authors: Chen, Chien-Hung
Chen, Wei-Zen
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: Cyclic ADC;Residual Amplifier;Background Calibration
Issue Date: 2013
Abstract: A low power, small form factor, cyclic ADC is proposed. By replacing the MDAC with an open loop residual amplifier, it relaxes the gain bandwidth requirement of the operational amplifier to save power. The residual amplifier is background calibrated without extra replica to avoid performance mismatches, and also save area and power. Timing reschedule scheme is proposed for each conversion step to accelerate conversion speed. At 10 MS/s operation, the corresponding FOM is 0.45pJ/conv.-step. Fabricated in a 85nm CMOS technology, the chip size is 0.077mm(2).
URI: http://hdl.handle.net/11536/23933
ISBN: 978-1-4673-4743-3
Journal: 2013 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT)
Begin Page: 155
End Page: 158
Appears in Collections:Conferences Paper