Title: | Analysis of buffer requirement for ATM-LSRs with partial VC-merging capability |
Authors: | Lin, PC Chang, CJ 電信工程研究所 Institute of Communications Engineering |
Keywords: | label switching router (LSR);ATM-LSR;ATM VC-merging |
Issue Date: | 1-Jun-2002 |
Abstract: | In an Multi-Protocol Label Switching (MPLS) network domain, Asynchronous Transfer Mode-Label Switch Routers (ATM-LSRs) are considered the best candidate for providing the highest forwarding capability. ATM-LSRs implement a VC-merging scheme that allows many IP routes to be mapped into the same VPI/VCI label, hence supporting scalability. The VC-merging requires reassembly buffers to reconstruct an original packet from its segmented but interleaved AAL-5 cells. In this paper, we analyze the performance of an ATM-LSR with partial VC-merging capability and investigate the impact of VC-merging on the requirement of the reassembly and output buffer. The numerical computation complexity of the mathematical analysis can be reduced from O(M-4) to O(M-2), where M is the total number of ON-OFF sources. We also propose a closed-form equation, which approximates the distribution of the output buffer with satisfactory accuracy. Numerical results show that when incoming cells are severely interleaved, the VC-merging needs the reassembly buffer size to be of the same order as the output buffer size, which cannot be ignored. |
URI: | http://hdl.handle.net/11536/28763 |
ISSN: | 0916-8516 |
Journal: | IEICE TRANSACTIONS ON COMMUNICATIONS |
Volume: | E85B |
Issue: | 6 |
Begin Page: | 1115 |
End Page: | 1123 |
Appears in Collections: | Articles |