Title: Low power on-chip current monitoring medium-grained adaptive voltage control
Authors: Hsieh, Wei-Chih
Hwang, Wei
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Issue Date: 2007
Abstract: In this paper, a novel low power on-chip current monitor is proposed for adaptive voltage control (AVC). Instead of tracking the delay of worst case critical path replica, current characteristic of target circuits is considered. The proposed current monitor distinguishes between the switching and stable state of the circuit by monitoring the current consumption. It has no negative impact on circuit speed with only less than 3 mu W power overhead. Using proposed low power on-chip current monitor, a medium-grained adaptive voltage control scheme is also presented. Traditional AVC applied a single (scaled) voltage satisfying critical path to the whole chip, wasting the power in non-critical paths. The medium-grained AVC exploits the unused slack in non-critical paths, which further discovers the power reduction potentiality that lies on non-critical paths. A different width multipliers example exhibits over 30% power reduction on non-critical paths. Simulations are all implemented in Berkeley Predictive 65nm technology [7].
URI: http://hdl.handle.net/11536/7246
http://dx.doi.org/10.1109/ISCAS.2007.378833
ISBN: 978-1-4244-0920-4
ISSN: 0271-4302
DOI: 10.1109/ISCAS.2007.378833
Journal: 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11
Begin Page: 1637
End Page: 1640
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000251608402044.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.